魏慶隆
榮譽退休教授-終身講座,IEEE Fellow
姓名 魏慶隆
電子郵件 clwey@cc.nctu.edu.tw
聯絡電話 03-5712121-54369
研究專長 研究專長:晶片設計/測試/偵錯、系統可靠度分析/設計、智慧型電源管理系統、及智慧型電池管理系統
15
教授簡介 魏慶隆教授為國立交通大學講座教授及IEEE Life Fellow (美國電機電子工程學會終身會士)。他於1983年獲得美國德州理工大學電機工程博士後,加入美國密西根州立大學電機暨電腦工程系先後擔任助理教授,終身職副教授,及教授。在美國密西根州立大學任職期間(1983-2003),擔任德國Robert Bosch之車用電子部門擔任客座研究員(1999);及創立智微科技(新竹科學園區)並擔任首任總經理(2001);於2003年回台擔任國立中央大學資訊電機學院院長及台積電特聘講座教授,及國家實驗研究院晶片系統設計中心(CIC)主任(2007-2010)。魏教授的主要研究領域為晶片設計、測試、及可靠性分析;容錯系統設計與分析;電源管理晶片設計等項目,共發表300篇期刊及國際會議論文,及獲得17件美國及台灣發明專利。由於在IC設計/測試及教育的卓越貢獻,魏教授榮獲美國電機電子工程學會會士(IEEE Fellow), 並擔任電路與系統領域(CASS)之IEEE會士選任委員會委員(2011),及電腦與資訊領域(CSS)之IEEE會士選任委員會委員(2011-2014,2017)。個人服務經歷(2003-2017):2016-2018 會士選任委員,電腦科學領域(CSS),國際電機電子工程學會(IEEE)2014-迄今 指導委員,創新前瞻計畫, 車輛研究測試中心2013-迄今 主審委員,技術審查委員會,經濟部技術處2012-2013 指導委員,典範科技大學計畫, 台北科技大學2011-2015 科技顧問,智慧電子國家型科技計劃2012-2013 諮詢委員,國家晶片設計中心,國家實驗研究院2011–2014 監事,台灣生醫電子工程協會2011 典試委員,公務人員高等考試,考試院考選部2011 電機組召集人,三級考試暨普通考試,考試院考選部2011 會士選任委員,電路與系統領域(CASS),國際電機電子工程學會(IEEE)2011-2014 會士選任委員,電腦科學領域(CSS),國際電機電子工程學會(IEEE)2010-2011 科技顧問,金屬工業研究發展中心2008-2011 董事,車輛研究測試中心2008-2011 理事,台灣生醫電子工程協會2008-2010 理事,台灣積體電路設計學會2008-2015 指導委員,台灣積體電路設計學會2008-2009 科技顧問,系統晶片研發中心,工業技術研究院2008 委員,智慧車輛諮議小組,車輛研究測試中心2007-2010 主任/特聘研究員,國家晶片系統設計中心,國家實驗研究院2006-2012 獨立董事,茂德科技股份有限公司2006 -2008 委員,產學研合作委員會,車輛研究測試中心2006-2011 專家審查委員,整車自主工業技術建立專案計畫(華創Luxgen),經濟部技術處2006-迄今 認證團主席,中華工程教育學會2006-迄今 委員,產學研合作委員會,中山科學院2005-2007 主任, 電控車輛實驗室,龍園無線通訊園區,中山科學院2005-2006 顧問,科技顧問室,國防部2005-2006 副會長,車輛安全防護研發聯盟,經濟部技術處2005-2006 專家審查委員,業界開發產業技術計畫,經濟部技術處2004-2008 審議委員,科學工業園區審議委員會,國家科學委員會2004-2006 指導委員,VLSI教改計畫S&IP聯盟,教育部2004-2006 委員,推動國民中小學創造力,教育計畫委員會,桃園縣政府2003-2006 院長,資訊電機學院,國立中央大學2003-2004 主任,校務發展中心,國立中央大學2003-2006 委員,科技政策研究規劃委員會,國立中央大學2003-2005 諮詢委員,奈米元件實驗室,國家實驗研究院2003-2004 委員,系統晶片技術發展中心,產學研合作委員會,工業技術研究院
職稱 榮譽退休教授-講座教授
年度 論文名稱
2017
  1. C.-c. Wu, K. Nakajima, C.L. Wey, and R. Saeks, "Analog Fault Diagnosis with Failure Bounds," IEEE Trans. on Circuits and Systems, Vol. CAS-29, No.5, pp.277-284, May 1982.
  2. C.L. Wey and R. Saeks, "On the Implementation of Analog ATPG: The Linear Case," IEEE Trans. on Instru-mentation and Measurement, Vol. IM-34, No.3, pp.442-449, September 1985.
  3. C.L. Wey, "A Decision Process for Analog System Fault Diagnosis," IEEE Trans. on Circuits and Systems, Vol. CAS-34, No.1, pp.107-109, January 1987.
  4. C.L. Wey, M.K. Vai, and F. Lombardi, "On the Design of a Redundant PLA," IEEE Journal of Solid-State Circuits. Vol. SC-22, No.1, pp.114-117, February 1987.
  5. C.L. Wey and F. Lombardi, "On the Repair of Redundant RAM’s," IEEE Trans. on CAD of Integrated Cir-cuits and Systems. Vol. CAD-6, No.2, pp.222-231. March, 1987.
  6. C.L. Wey and F. Lombardi, "On the Novel Self-test Approach to Digital Test," The Journal of Computers, Vol.30, No.3, pp.258-267, March 1987.
  7. C.L. Wey, "Design of Testability for Analog Fault Diagnosis," International Journal of Circuit Theory and Application, Vol.15, No.2, pp.123-142, April 1987.
  8. F. Lombardi and C.L. Wey, "Algorithms for Functional Testing of Digital Systems," (Invited Paper) Interna-tional Journal of Electronics, Vol.62, No.5, pp.707-732, May 1987.
  9. B.L. Jiang, C.L. Wey, and L.J Fan, "Fault Prediction for Analog Circuits," Journal of Circuits, Systems, and Signal Process. Vol.7, No.1, pp.95-109, January 1988.
  10. S.-W. Chan and C.L. Wey, "The Design of Concurrent Error Diagnosable Systolic Arrays for Band-Matrix Multiplication," IEEE Trans. on CAD of Integrated Circuits and Systems (Special issue on Testable and Maintainable Design), Vol. CAD-7, No.1, pp.21-37, January 1988.
  11. S.-W. Chan, S.S. Leung, and C.L. Wey, "A Systematic Design Strategy for Concurrent Error Diagnosable It-erative Logic Arrays," IEE Proceedings, Part E, Computers and Digital Techniques, Vol.135, No.2, pp.87- 94, March 1988.
  12. C.L. Wey, "On Yield Considerations for the Design of Redundant Programmable Logic Arrays," IEEE Trans. on CAD of Integrated Circuits and Systems, Vol. CAD-7, No.4, pp.528-535, April 1988.
  13. C.L. Wey and R. Saeks, "On the Implementation of Analog ATPG: The Nonlinear Case," IEEE Trans. on In-strumentation and Measurement, Vol. IM-37, No.2, pp.252-258. June 1988.
  14. C.L. Wey, "Parallel Processing for Analog Fault Diagnosis," International Journal of Circuit Theory and Ap-plication, Vol.16, pp.303-316, July 1988.
  15. B.L. Jiang, and C.L. Wey, "Fault Prediction Process for Large Analog Circuit Networks," International Jour-nal of Circuit Theory and Application. Vol.17, No.2, pp.141-149, April 1989.
  16. C.L. Wey and S.M. Chang, "Test Generation for C-testable Array Dividers," IEE Proceedings, Part E, Com-puters and Digital Techniques, Vol.136, No.5, pp.434-442, September 1989.
  17. T.Y. Chang and C. L. Wey, "Design of fault diagnosable and repairable PLA," IEEE Journal of Solid-State Circuits. Vol. SC-24, No.5, pp.1451-1454, October 1989.
  18. C.L. Wey, and T.Y. Chang, "An Efficient Output Phase Assignment for PLA Minimization," IEEE Trans. on CAD of Integrated Circuits and Systems, Vol.9, No.1, pp.1-7, January 1990.
  19. C.L. Wey, "Built-In Self-Test (BIST) Structure for Analog Circuits Fault Diagnosis," IEEE Trans. on Instru-mentation and Measurement. Vol. IM-39, No.2, pp.517-521, June 1990.
  20. C.L. Wey and T.Y. Chang, "Design of VLSI-Based Parallel Multipliers," IEE Proceedings, Part E, Comput-ers and Digital Techniques. Vol.137, No.4, pp.328-336, July1990.
  21. B.L. Jiang and C.L. Wey, "Fault Prediction for Analog Circuits - Reply," Journal of Circuits, Systems, and Signal Process. Vol.9, No.4, p.503, 1990.
  22. C.L. Wey, T.Y. Chang, and J.Y. Ding, "Design of Fault Diagnosable and Repairable Folded PLAs for Yield Enhancement," IEEE Journal of Solid-State Circuits. Vol.26, No.1,pp.54-57, January 1991.
  23. C.L. Wey, "Alternative Built-In Self-Test Structure (BIST) for Analog Circuit Fault Diagnosis," Electronics Letters. Vol.27, No.18, pp.1627-1628, August 1991.
  24. C.L. Wey, "Concurrent Error Detection in Current-Mode A/D Converter," Electronics Letters. Vol.27, No.25, pp.2370-2372, December 1991.
  25. C.L. Wey, "Concurrent Error Detection in Array Dividers by Alternating Input Data," IEE Proceedings, Part E, Computers and Digital Techniques. Vol.139, No.2, pp.123-130, March 1992.
  26. C.L. Wey and S. Krishnan, "An Accurate Current-mode Divide-by-two Circuit," Electronics Letters. Vol.28, No.9, pp.820-822, April 1992.
  27. C.L. Wey and S. Krishnan, "Built-In Self-Test (BIST) Structures for Analog Circuit Fault Diagnosis with Cur-rent Test Data," IEEE Trans. on Instrumentation and Measurement, Vol. IM-41, No.4, pp.535-539, August 1992.
  28. C.L. Wey, S. Krishnan,, and S. Sahli, "Design of Concurrent Error Detectable Current-Mode A/D converters for Real-time Applications," Analog Integrated Circuits and Signal Processing, No.4, pp.65-74, July 1993.
  29. S. Krishnan, and C.L. Wey, "An Accurate Reference-generating Circuit for Successive Approximation Current- mode A/D Converters," International Journal of Circuit Theory and Application. No.21, pp.361-369, August 1993.
  30. M.-D. Shieh, C.L. Wey, and P.D. Fisher, "Fault Effects in Asynchronous Sequential Logic Circuits," IEE Pro-ceedings, Part E, Computers and Digital Techniques. Vol. 140, No.6, pp.327-332, November 1993.
  31. J.-W. Kang, P.D. Fisher, and C.L. Wey, "An Efficient Modeling and Synthesis Procedure of Asynchronous Sequential Logic Circuits," IEE Proceedings, Part E, Computers and Digital Techniques. Vol.141, No.1, pp. 61-64, January 1994.
  32. C.L. Wey, N. Berthlot, and B. Veltkamp, "Concurrent Error Detection in High Speed Carry-free Dividers," IEE Proceedings, Computers and Digital Techniques, Vol.141, No.6, pp.356-360, November 1994
  33. C.-S. Lai and C.L. Wey, "SOLiT: An Automated system for Synthesizing Reliable Sequential Circuits with Multi-level Logic Implementation," IEE Proceedings, Computers and Digital Techniques, Vol.142, No.1, pp.49-54, January 1995.
  34. R. Huang and C.L. Wey, "Simple Yet Accurate Current Copiers for Low-Voltage Current-Mode Signal Pro-cessing Applications," International Journal of Circuit Theory and Application, vol.23, pp.137-145, No.2, March 1995.
  35. C.L. Wey, "Design and Test Generation of C-testable High Speed Dividers," IEE Proceedings, Computers and Digital Techniques,.Vol.142, No.3, pp.193-200, May 1995.
  36. J.-W. Kang, C.L. Wey, and P.D. Fisher, "Applications of Bipartite Graphs for Race-free State Assignment," IEEE Trans. on Computers, Vol.44, No.8, pp. 1002-1011, August 1995.
  37. C.L. Wey, S. Krishnan,, and S. Sahli, "Test Generation and Concurrent Error Detection in Current-Mode A/D Converters," IEEE Trans. on CAD, Vol. 14, No.10, pp. 1291-1298, October 1995.
  38. R. Huang and C.L. Wey, "Simple Low-Voltage, High-speed, High-Linearity V-I Converter with S/H for An-alog Signal Processing Applications," IEEE Trans. on Circuits and Systems. Part II. Analog and Digital Sig-nal Processing. Vol.43, No.1, pp.52-55, January 1996.
  39. C.L. Wey, "Built-In Self-Test (BIST) Design of High-Speed Carry-free Dividers," IEEE Trans. on VLSI Sys-tems, Vol. 4, No. 1, pp. 141-145, March 1996.
  40. R. Huang and C.L. Wey, "Design of High-speed, High-accuracy Current Copiers for Low-Voltage Analog Signal Processing Applications," IEEE Trans. on Circuits and Systems, Part II. Analog and Digital Signal Processing. Vol.43, No.12, pp.836-839, December 1996.
  41. C.L. Wey, "Built-in Self-Test (BIST) Design of Current-mode Algorithmic A/D Converter," IEEE Trans. on Instrumentation and Measurement. Vol. 46, No. 3, pp.667-671, June 1997.
  42. T.-H. Pan and C.L. Wey, "GRASS: an Efficient Gate re-assignment Algorithm for Inverter Minimization in Post Technology Mapping," IEE Proceedings, Computers and Digital Techniques. Vol. 144, No.5, pp.348- 352, September 1997.
  43. C.-P. Wang and C.L. Wey, "Fault Macromodel for Switches in Switched-Current Circuits," International Journal of Circuit Theory and Application. Vol. 26, pp.93-102. January 1998.
  44. R. Huang and C.L. Wey, "A High-performance CMOS Oversampling Current Sample/Hold (S/H) Circuit Us-ing Feedforward Approach," IEEE Trans. on Circuits and Systems, Part II. Analog and Digital Signal Pro-cessing, Vol. 45, No.3, pp. 395-399. March 1998.
  45. W.-H. Huang, and C.L. Wey, "ATPRG: An Automatic Test Program Generator Using HDL-A for Fault Diag-nosis of Analog/Mixed-Signal Integrated Circuits," IEEE Trans. on Instrumentation and Measurement., Vol. 47, No. 2, pp.426-431, April 1998.
  46. W.-H. Huang and C.L. Wey, "Diagnosability Analysis of Analog Circuits," International Journal of Circuit Theory and Application. Vol. 26, No.5, pp.439-451, September 1998.
  47. C.L. Wey and M.-D. Shieh, "Design of High-Speed Square Generator," IEEE Trans. on Computers.  Vol.47, No. 9, pp.1021-1026, September 1998.
  48. J.-S. Wang and C.L. Wey, "Design and Analysis of High Performance Current Reference Generators for Low- Power CMOS Data Converters," IEEE Trans. on Circuits and Systems, Part II. Analog and Digital Signal Processing. Vol.46, No.5, pp.647-652, May 1999.
  49. J.-S. Wang and C.L. Wey, "A 12-bit, 100ns/b, 1.9mW CMOS Switched-Current Cyclic A/D Converter," IEEE Trans. on Circuits and Systems, Part II. Analog and Digital Signal Processing, Vol.46, No.5, pp.507- 516, May 1999.
  50. Y. Wan and C.L. Wey, "Efficient Algorithms for Binary Logarithmic Conversion and Addition," IEE Proceedings, Computers and Digital Techniques. Vol.146, No.3, pp.168-176, May 1999.
  51. C.L. Wey and C.-P. Wang, "A Fast Radix-4 SRT Divider and Its VLSI Implementation," IEE Pro-ceedings, Computers and Digital Techniques. Vol. 146, No.4, pp.205-210, July 1999.
  52. C.L. Wey and W.-H. Huang, "Designability Check for Analog Circuits with Incomplete Implementation In-formation," IEEE Trans. on Circuits and Systems, Part I, Fundamental Theory and Applications. Vol. 46, No.8, pp.939-949, August 1999.
  53. Y. Wan, M.A. Khalil, and C.L. Wey, "Efficient Conversion Algorithms for Long-Word-Length Binary Log-rithmic Numbers and Hardware Implementation," IEE Proceedings, Computers and Digital Techniques. Vol. 146, No.6, pp.295-301, November 1999.
  54. R. Huang, J.-S. Wang, and C.L. Wey, "A Fully Differntial Current Copier for Performance Improvement," In-ternational Journal of Circuit Theory and Application. Vol. 28, No.2, pp. 101-108, March 2000.
  55. C.-P. Wang and C.L. Wey, "Design of High performance Current Comparator as Built-In Testers of CMOS Switched-Current  Circuits," International Journal of Analog Integrated Circuits and Signal Processing, Vol.23, No.3, pp.179-188, June 2000.
  56. C.L. Wey, "Design of Fast High-Radix SRT Dividers and Their VLSI Implementation," IEE Proceedings, Computers and Digital Techniques, Vol.147, No.4, pp.275-282, July 2000.
  57. C.L. Wey, “ReSTRO: Efficient Rectlinear Steiner Tree Construction with Rectangular Obstacles,” WSEAS Trans. on Circuits and Systems, Vol.5, pp.1768-1774, December 2006.
  58. C.L. Wey, S.-Y. Lin, T.-H. Tsai, and M.T. Shiue, “Efficient Implementation of Interpolation Technique for Symbol Timing Recovery in DVB-T Transceiver Design,” WSEAS Trans. on Circuits and Systems, Vol. 6, pp.215-221, January 2007.
  59. C.L. Wey and S.-Y. Lin, “An Efficient Pipelined Divider with a Small Lookup Table,” WSEAS Trans. on Electronics, Vol. 4, pp.56-52, March 2007.
  60. C.L. Wey, C.-S. Huang, and S. Quan, “Design of Reliable CMOS Phase Locked Loops,” International Journal of Electrical Engineering, Vol.14, No.3, pp.195-206, 2007.
  61. P.-W. Luo, J.-E. Chen, C.L. Wey, L.-C. Cheng, J.-J. Chen, and W.-C. Wu, “Impact of Capacitance Correlation on Yield Enhancement of Mixed-Signal/Analog Integrated Circuits,” IEEE Trans. on CAD of Integrated Circuits and Systems, Vol. 27, No.11, pp.2097-2101, November 2008.
  62. P.-W. Luo, J.-E. Chen, and C.L. Wey, “Yield Evaluator of Mixed-Signal Circuit Using Spatial Correlation Analysis,” SoC Technical Journal, Vol. 9, pp. 87-95, December 2008.
  63. C.L. Wey, M.-D. Shieh, and S.-Y. Lin, “Efficient Algorithm and Hardware Implementation of Finding First Two Minimum Values for LDPC Decoding Applications,” IEEE Trans. on Cicuits and Systems I, Vol. 55, pp.3430-3437, December 2008.
  64. C.-S. Lin, T.-H. Chien, C.L. Wey, C.-M. Huang, and Y.-Z. Juang, “An Edge Missing Compensator for Fast Settling Locked Range Phase-Locked Loops,” IEEE Journal of Solid-State Circuits, Vol.44, No.11, pp.3102-3110, November 2009.
  65. J.-E. Chen, P.-W. Luo, and C.L. Wey, ”Placement Optimization for Yield Improvement of Switched-Cpacitor Analog Integrated Circuits,” IEEE Trans. on Computer CAD of Integrated Circuits and Systems, Vol.29, No.2, pp.313-318, February 2010.
  66. C.-C. Wang, G.-N. Sung, P.-C., Chen, and C.L. Wey, “A Transceiver Frontend for Electronic Control Units in FlexRay-based Automotive Communication Systems,” IEEE Trans. on Circuits and Systems, I: Regular Papers, Vol. 57, No. 2, pp.460-470, February 2010.
  67. K.-L. Leu, Y.-Y. Chen, C.L. Wey, J.-E. Chen, and C.-H. Huang, “A Bayesian Network Reliability Modeling for FlexRay Systems,” International Journal of World Academy of Science, Engineering, and Technology, Issue 41, pp.42-47, May 2010.
  68. C.-M. Huang, Y.-T. Chang, J.-Y. Hsieh, C.-M. Wu, H.-T. Wu, C.-Y. Lin, J.-J. Wang, and C.L. Wey, “MorFPGA: A Modularized FPGA Development Platform for IC Design Education,” Innovations 2010: World Innovations in Engineering and Research, pp.197-212, August 2010.
  69. S.-Y. Lin, C.L. Wey and M.-D. Shieh, “Low-Cost FFT Processor for DVB-T2 Applications,” IEEE Trans. on Consumer Electronics, Vol.56, No.4, pp.2072-2079, November 2010.
  70. C.L. Wey, S.-Y. Lin, H.-S. Wang, H.-L. Cheng, and C.-M. Huang, “A Low-Cost Continuous-Flow Parallel Memory-Based FFT Processor for UWB Applications,” IEICE Trans. on Fundamentals of Electronics, Communications and Computer Sciences, Vol. E94-A, No.1, pp.315-323, January 2011.
  71. P.-W. Luo, J.-E. Chen, M.-Y. Huang, and C.L. Wey, “Design Methodology for Yield Enhancement of Switched-Capacitor Analog Integrated Circuits,” IEICE Trans. on Fundamentals of Electronics, Communications and Computer Sciences, Vol. E94-A, No.1, pp.352-361, January 2011.
  72. C.-M. Huang, C.-M. Wu, C.-C. Yang, S.-L. Chen, C.-S. Chen, J.-J. Wang, K.-J. Lee, and C.L. Wey, “Programmable System-on-Chip (SoC) for Silicon Prototyping,” IEEE Trans. on Industrial Electronics, Vol. 58, No.3, pp.830-838, March 2011.
  73. C.L.Wey, S.-Y. Lin, P.-Y. Tsai, and M.-D. Shieh, “Reconfigurable Homogenous Mult-Core FFT Processor Architectures for Hybrid SISO/MIMO OFDM Wireless,” IEICE Trans. on Fundamentals of Electronics, Communications and Computer Sciences, Vol. E94-A, No.7, pp.1530-1539, July 2011.
  74. C.-M. Lu and C.L. Wey, “A Controller Design for Micro-Capsule Active Matrix Electrophoretic Dsiplays,” IEEE/OSA Journal of Display Technology, Vol. 7, No. 8, pp.434-442, August 2011.
  75. C.-M. Lu and C.L. Wey, “A Controller Design for Color Displays Using Electrophoretic Inks and Color Filters,” IEEE/OSA  Journal of Display Technology. Vol. 7, No. 9, pp.482-489, September 2011.
  76. C.-S. Lin, T.-H. Chien, and C.L. Wey, “A 5.5GHz, 1mW, Full-modulus-rang Programmable Frequency Divider in 90nm CMOS Process,” IEEE Trans. on Circuits and Systems II, Vol. 58, No.9, pp.550-554, September 2011.
  77. C.-M. Lu and C.L. Wey, “A Controller Design for Micro-Cup Active Matrix Electrophoretic Displays,” Journal of the Society for Information Display, pp.103-108, February 2012.
  78. C.-M. Lu and C.L. Wey, “A Controller Design for High Quality Images on Micro-Capsule Active Matrix Electrophoretic Displays,” Journal of Information Display, issue 13(1), pp.21-30, March 2012.
  79. K.-Yang, Y.-T. Chang, C.-M. Wu, C.-M. Huang, and C.L. Wey, "Universal Learning System for Embedded System Education and Promotion," Internaltional Journal of Advanced Computer Science and Applications, Vol. 4, No.2, 2013.
  80. C.L. Wey, C.-H. Hsu, K.-C. Chang, P.-C. Jui, and M.-T. Shiue, “EMI Prevention of CAN-Bus-Based Communication in Battery Management Systems,” International Journal of Electrical & Computer Sciences, Vol. 13, Issue: 05, pp. 6-12, October 2013.
  81. C.-C. Huang, C.L. Wey, J.-E. Chen, and P.-W. Luo, "Optimal Common-centroid-based Unit Capacitor Placements for Yield Enhancement of Switched-capacitor Circuits," ACM Trans. on Design Automation of Electronics Systems, Vol. 19, No. 1, pp.7:1-7:13, December 2013.
  82. C.L. Wey, P.-C. Jui, and G.-N. Sung, “Efficient Multiply-by-3 and Divide-by-3 Algorithms and Their Fast Hardware Implementation,” IEICE Trans. on Fundamentals of Electronics, Communications and Computer Sciences, Vol. E97-A, No. 2, pp.616-623, February 2014.
  83. W.-C. Chen, S.-Y. Ping, T.-C. Huang, Y.-H. Lee, K.-H. Chen, and C.L. Wey, “A Switchable Digital-Analog Low-Dropout Regulator for Analog Dynamic Voltage Scaling Technique,” IEEE Journal of Solid-State Circuits, Vol, 49, No.3, pp.740-750, March 2014.
  84. T.-C. Huang, R.-H. Peng, T.-W. Tsai, K.-H. Chen, and C.L. Wey, “Fast Charging and High Efficiency Switching-based Charger with Continuously Built-In Resistance Detection and Automatic Energy Deliver Control for Portable Electronics,” IEEE Journal of Solid-State Circuits, Vol. 49, No. 7, pp.1580-1594, July 2014.
  85. C.L. Wey, P.-C. Jui, and M.-T. Shiue, Efficicient Algorithm and Fast Hardware Implementation for Multiply-by-(1+2k),” IEICE Trans. on Fundamentals of Electronics, Communications and Computer Sciences, Vol. E98-A, No. 4, pp.966-974, April 2015.
  86. C.-C. Huang, C.L. Wey, J.-E. Chen, and P.-W. Luo, "Performance-Driven Unit-Capacitor Placement of Successive-Approximation-Register ADCs,"  ACM Trans. on Design Automation of Electronics Systems, Vol. 21, No. 1, pp.15:1-9, November 2015.
  87. P.-C. Jui, C.L. Wey, and M.-T. Shiue, "Multiplication of a Constant (2k±1) and Its Fast Hardware Implementation," International Journal of Signal Processing Systems, Vol. 82, No.1, pp.41-53, January 2016.
  88. Y.-H. Kao, T.-Y. Tu, P.C.-P. Chao, Y.-P. Lee, and C.L. Wey, "Opimizing a New Cuffless Blood Pressure Sensorvis a Solit-Fluid-Electric Finite Element Model with Consideration of a Varied Mis-Positionings, " Microsystem Technologies, Springer, Vol. 22, Issue 6, pp.1437-1447, June 2016.
  89. Y.-P. Su, C.-H. Lin, T.-F. Yang, R.-Y. Huang, W.-C. Chen, K.-H. Chen, C.L. Wey, Y.-H. Lin, C.-C. Lee, S.-R. Lin, T.-Y. Tsai, and S. Maity, "CCM/GM Relative Skip Energy Control and Bidirectional Dynamic Slope Compensation in Single-Inductor Multiple-Output DC-DC Converter for Wearable Device Power Solution," IEEE Trans. on Power Electronics, Vol. 31, No. 8, pp.5881-5884, August 2016.
  90. S.-H. Chen, T.-C. Huang, S.-S. Ng, K.-L. Lin, M.-J. Du, Y.-C. Kang, K.-H. Horng, C.L. Wey. Y.-H. Lin, C.-C. Lee, K.R. Lin, and T.-Y. Tsai, "A Direct AC-DC and DC-DC Cross-Source Energy Harvesting Circuit with Analog Iterating-Based MPPT Technique with 72.5% Conversion Efficiency and 94.6% Tracking Efficiency," IEEE Trans on Power Electronics, Vol.31, No.8, pp.5885-5889, August 2016
  91. C.-C. Huang, J.-E. Chen, and C.L. Wey, "PACES: A Partition-Centering-Based Symmetry Placement for Binary-Weighted Unit Capacitor Arrays,"  IEEE Trans. on CAD of Integrated Circuits and Systems. Vol.36, No.1, pp.134-145, January 2017.

年度 論文名稱
2017
  • M.A. Khalil and C.L. Wey, "Using Test Generation Techniques for Redesigning Digital VLSI Circuits with Incomplete Implementation Information," Proc. International Conference on Chip Technology, Hsinchu, Tai?wan, pp.146-152, April 1998.
  • J.-S. Wang and C.L. Wey, "Accurate CMOS Switched-Current Divider Circuits," Proc. IEEE International Symposium on Circuits and Systems, Monterey, CA, pp. 53-56 (Vol. I), May 1998.
  • J.-S. Wang and C.L. Wey, "A 12-bit, 100ns/b, 1.9mW CMOS Switched-Current Cyclic A/D Converter," Proc. IEEE International Symposium on Circuits and Systems, Monterey, CA, pp.416-419 (Vol. VI), May 1998.
  • Y. Wan and C.L. Wey, "Efficient Algorithms for Binary Logarithmic Conversion and Addition," Proc. IEEE International Symposium on Circuits and Systems, Monterey, CA, pp.233-236 (Vol. V), May 1998.
  • C.L. Wey and M.A. Khalil, "Redesignability Analysis of Digital VLSI Circuits with Incomplete Implementa?tion Information," Proc. IEEE International Symposium on Circuits and Systems, Monterey, CA, pp.147-150 (Vol. VI), May 1998.
  • J.-S. Wang, W.-H. Huang, and C.L. Wey, "Built-In Testers for Analog/Mixed-Signal Circuits with CMOS Switched-Current Technique" Proc. of 4th IEEE International Mixed-Signal Workshop, Hague, Netherlands, May 1998.
  • M.A. Khalil and C.L. Wey, "Redesign Strategies for Digital VLSI Circuits with Incomplete Implementation Information," IEEE Midwest Symposium on Circuits and Systems, Notre Dame, IN, pp.264-267, August 1998.
  • J.-S. Wang and C.L. Wey, "A 10-b, 100MS/s, 2.8mW CMOS Switched-Current DAC for Low-Power/Low- Voltage Signal Processing Applications," Proc. IEEE Midwest Symposium on Circuits and Systems, Notre Dame, IN, pp.526-529, August 1998.
  • W.-H. Huang, J.A. Resh, and C.L. Wey, ""On Synthesis of Manufacturable and Testable Analog Integrated Circuits," Proc. IEEE Midwest Symposium on Circuits and Systems, Notre Dame,IN, pp.340-343, August 1998
  • J.-S. Wang, R. Huang, and C.L. Wey, "Synthesis of Optimal Current Copiers for Low-Power/Low-voltage Switched-Current Circuits," Proc. IEEE Midwest Symposium on Circuits and Systems, Notre Dame, IN, pp.220-223, August 1998.
  • J.-S. Wang, W.-H. Huang, and C.L. Wey, "Fault Simulation of Built-In Tester for CMOS Switched-Current Circuits," Proc. IEEE Midwest Symp. on Circuits and Systems, Notre Dame, IN, pp. 212-215, August 1998..
  • J.-S. Wang, and C.L. Wey, "Design of High-Performance CMOS Switched-Current D/A Converters for Low- Power/Low-Voltage Signal Processing Applications," Proc. IEEE International Conference on Electronics, Cir?cuits, and Systems, Lisboa, Portugal, pp.1.19-1.22, September 1998.
  • C.L. Wey and W.-H. Huang, "Test Point Selection Process and Diagnosability Analysis for Analog Integrated Circuits," Proc. IEEE International Conference on Computer Design: VLSI in Computers & Processors (ICCD ’98), Austin, TX, pp.582-587, October 1998.
  • C.L. Wey, D.M. Aslam, and B. Kim, "Development of Embedded Testers Using Nano-Probes for Mnaufactur?ability Enhancement of Microelectronic Circuits and Systems", presented in DAPRA Tri-Service MEMS Based INSs Workshop, Alabama, December 1998.
  • J.-S. Wang and C.L. Wey, "A 11-b, 100MS/s, 4.4mW CMOS Switched-Current Digital-to-Analog Converter," Proc. IEEE Midwest Symposium on Circuits and Systems, Las Cruces, NM, pp.474-477, August 1999.
  • J.-S. Wang and C.L. Wey, "Built-in Testers for Analog/Mixed-Siganl Circuits with CMOS Switched-current Data Converters Techniques," Proc. IEEE E/IT Conference, Chicago, June 2000.
  • M.A. Khalil and C.L. Wey, "REDCI3: Redesignability Check for Digital VLSI Circuits with Incomplete Im?plementation Information," Proc. IEEE Midwest Symp. on Circuits and Systems, E. Lansing, MI, pp.168-171, August 2000.
  • D.T. Rover, B. Cheng, C.L. Wey, and M. Mutka, "Incorporating Large-scale Projects into a Multi-Disci?plinary Approach to Embedded Systems," Proc. International Conference on Engineering Education, Taipei, Taiwan, pp.105-108, August 2000.
  • J.-S. Wang and C.L. Wey, "A Low-Voltage Low-Power 13b Pipelined Switched-current Cyclic A/D Convert?er," Proc. the IEEE 2nd Dallas CAS Workshop on Low Power and Low Voltage Analog and Mixed Signal Cir?cuits & Systems, Dallas, Texas, March, 2001.
  • M.A. Khalil and C.L. Wey, "High-Voltage Stress Test Paradigms of Analog CMOS ICs for Gate-Oxide Reli?ability Enhancement," Proc. IEEE VLSI Test Symposium, Marina del Rey, CA, 2001.
  • M.A. Khalil and C.L. Wey, “Extreme-Voltage Stress Vector Generation of Analog CMOS ICs for Gate-Oxide Reliability Enhancement,” Proc. International Test Conference, Baltimore, MD, 2001.
  • C.L. Wey, “Design for Stressability of Analog CMOS ICs for Gate-Oxide Reliability Enhancement.” IEEE International Mixed-Signal Workshop, June, 2003.
  • C.L. Wey, “High-Speed IC/SOC Design at National Central University,” (Invited) Proc. of US/Taiwan Summit Conference on Nano Technology and System-on-Chip Si-Soft Project, Los Angeles, CA, 2003.
  • C.L. Wey, M.A. Khalil, J. Liu, and G. Wierzba, “Hierarchical Extreme-Voltage Stress Test of Analog CMOS ICs for Gate-Oxide Reliability Enhancement,” Proc. Great Lake Symp. On VLSI, Boston, MA, pp. 322-327, 2004.
  • S. Quan and C.L. Wey, “A Noise Optimization Technique for Codesign of CMOS Radio-Frequency Low Noise Amplifiers and Low-Quality Spiral Inductors,” Proc. Great Lake Symp. On VLSI, Boston, MA, pp. 178-182, April, 2004.
  • J.-F. Li, C.-C. Hsu., Huang, C.-D., and C.L. Wey, “Soft IP Generation for Reconfigurable Fast Adders,” Proc. Of 15th VLSI/CAD,Taiwan, August, 2004
  • C.L. Wey, and M.Y. Liu, “Stress Test Pattern Generation for Analog CMOS ICs,” Proc. of 15th VLSI/CAD, Taiwan, August, 2004.
  • J.-F. Li, Tseng, T.-W., Huang, J.-H, Yu, J.-D., and C.L. Wey, “Design of Reconfigurable Hybrid Carry-Lookahead/Carry-Select Adders,” Proc. of 15th VLSI/CAD, Taiwan, August, 2004.
  • Wey, C,L, and M.Y. Liu, “Burn-In Stress Test of Analog ICs,” Proc. of Asian Test Symp., Taiwan, pp.360-365, November, 2004.
  • J.-F. Li, Y.-C. Kuo, C.-D. Huang, T-W. Tseng, and C.L. Wey, “Design of Reconfigurable Carry Select Adders,” IEEE Asia-Pacific Conference on Circuits and Systems, Tainan, Taiwan, pp.825-828, December 2004
  • C.L. Wey and J.-F. Li, “Design of Reconfigurable Array Multipliers and Multiplier-Accumulators,” IEEE Asia-Pacific Conference on Circuits and Systems, Tainan, Taiwan, pp.37-40, December 2004.
  • J.-F. Li, T.-W. Tseng, and C.L. Wey,”An Efficient Transparent Test Scheme for Embedded Memories”, Proc. Design, Automation and Test in Europe (DATE), Munich, Germany, pp.574-579, March 2005.
  • S. Quan and C.L. Wey, “A Novel Reconfigurable Architecutre of Low-Power Multiplier for Digital Signal Processing,” Proc. of IEEE International Symp. on Circuits and Systems, Kobe, Japan, May 2005.
  • C.L. Wey, M.-Y. Liu, and S. Quan, “Stress Test of CMOS SRAMs for Reliability Enhancement,” Proc. of IEEE International Mixed-Signal Test Workshop (IMSTW), Cannes, France, June 2005.
  • C.L. Wey, M.-Y. Liu, and S. Quan, “Reliability Enhancement of CMOS SRAMs,” Proc. of IEEE International Workshop on Memory Technology, Design, and Testing (MTDT), Taipei, Taiwan, pp.146-151, August 2005.
  • S. Quan and C.L. Wey, “Design of a CMOS Operational Amplifier Amenable to Extreme Voltage Stress,” Proc. of the 16th VLSI Design/CAD Symposium, Hua-Lian, Taiwan, August 2005.
  • S.-F. Lin, M.-T. Shiue, and C.L. Wey, “An Efficient Interpolation Strcuture for Symbol Timing Recovery ,” Proc. of the 16th VLSI Design/CAD Symposium, Hua-Lian, Taiwan, August 2005.
  • A. Wey, Y.-B. Sun, and C.L. Wey, “Infrared-Irradiated Fuel for Increased Fuel Conversion Efficiency,” AFS Society, International Topical Conferences & Exposition on Diesel and Gas Engine Emission Soultion, Ann Arbor, Michigan, September 2005.
  • S. Quan and C.L. Wey, “Design of a CMOS Operational Amplifier Amenable to Extreme Voltage Stress,” Proc. of IEEE Symp. on Defect and Fault Tolerance in VLSI Systems, Monterey, CA, pp.563-572, October 2005.
  • C.L. Wey, “Nanoelectronics: Silicon Technology Roadmap and Emerging Nanoelectronics Technology in Taiwan,” Proc. of the IEEE IECON’05, Raleigh, North Carolina, November, 2005.
  • S. Quan, Q. Qiang, and C.L. Wey, “Design of a CMOS Operational Amplifier for Extreme-Voltage Stress Test,” Proc. of IEEE 14th Asian Test Symposium, Kolkata, India, pp.70-73, December 2005.
  • M.-T. Shiue and C.L. Wey, “Efficient Implementation of Interpolation Technique for Symbol Timing Recovery in DVB-T Transceiver Design,” Proceedings of 6th IEEE International Conference on Electro/Information Technology (EIT), E. Lansing, Michigan, pp.427-431, May 2006.
  • C.L. Wey, “Residue-to-Binary Converters for High-speed Digital Signal Processing,” Proceedings of 6th IEEE International Conference on Electro/Information Technology (EIT), E. Lansing, Michigan, pp.421-426,  May 2006.
  • T.-H. Tsai, Y.-T. Wang, J.-H. Hung, and C.L. Wey, “Compressed Domain Content-Based Retrieval of MP3 Audio Example Using Quantization Tree Indexing and Melody-Line Tracking Method,” Proc. of IEEE International Symp. on Circuits and Systems, Greece, pp.5491-5494, May 2006.
  • C.-S. Huang and C.L. Wey, “Reliability Enhancement of CMOS PLLs,” Proc. of the 17th VLSI Design/CAD Symposium, Hua-Lian, Taiwan, August 2006.
  • C.L. Wey, “Efficient Rectlinear Steiner Tree Construction with Rectangular Obstacels,” Proc. of the WSEAS International Conference on Circuits, Systems, Electronics, Control & Signal Processing (CSECS ’06), Dallas,, Texas, November 2006.
  • C.L. Wey and C.-S. Huang, “Design of Reliable CMOS Phase Locked Loops,” Proc. of the 13th IEEE International Conference on Electronics, Circuits and Systems, Nice, France, December 2006.
  • C.L. Wey, S.-Y. Lin, T.-H. Tsai, and M.T. Shiue, “Efficient Implementation of Interpolation Technique for Symbol Timing Recovery,” Proc. of the WSEAS International Conference on Circuits, Systems, Signal and Telecommunication (CISST ’07), Gold Coast, Queensland, Austrial, January 2007.
  • C.L. Wey, W.-C. Tang, and S-Y. Lin, “Efficient Memory-based FFT Architectures for Digital Video Broadcasting (DVB-T/H)” VLSI-DAT, Hsinchu, Taiwan, April,2007.
  • C.L. Wey and S.-Y. Lin, “A Pipelined Divider with a Small Lookup Table,” Proc. of 7thWSEAS International Conference on Instrumentation, Measurement, Circuits and Systems (IMCS ’07), Hangzhou, China, April, 2007. 
  • C.L. Wey, W.-C. Tang, and S-Y. Lin, “Efficient VLSI Implementation of Memory-Based FFT Processors for DVB-T Applications,” Proc. IEEE Computer Society Annual Symposium on VLSI (ISVLSI), Porto Alegre, Brazil, May 2007.
  • C.L. Wey, S.-Y. Lin, and W.-C. Tang, “Efficient Memory-Based FFT Processors for OFDM Applications” Proc. of the 7th IEEE International Conference on Electro/Information Technology (EIT), Chicago, ILL, May 2007. (Outstanding Paper)
  • C.L. Wey and S.-Y. Lin, “VLSI Implementation of Residue-to-Binary Converters for Digital Signal Processing” Proc. of the 7th IEEE International Conference on Electro/Information Technology (EIT), Chicago, ILL, May 2007.
  • S.-Y. Lin, W.-C. Tang, M.-T. Shiue, and C.L. Wey, “High-speed, low-cost Parallel Memory-based FFT Processor for OFDM Applications,” Proc. of the 18th VLSI Design/CAD Symposium, Hua-Lian, Taiwan, August 2007.
  • C.-K. Liau, S.-Y. Lin, T.-H. Tsai, and C.L. Wey, “A Partially Parallel Low-Density Parity Check Code Decoder with Reduced Memory for Long Code-length,” Proc. of the 18th VLSI Design/CAD Symposium, Hua-Lian, Taiwan, August 2007.
  • Y.-X. Yang, J.-F. Li, H.-N. Liu, and C.L. Wey, “Design of Cost-Efficient Memory-Based FFT Processors Using Single-Port Memories,” Proc. Of IEEE International SOC Conference, Hsinchu, Taiwan, Septermber 2007.
  • C.L. Wey, and S.-Y. Lin , “High-Speed, Low Cost Parallel Memory-Based FFT Processors for OFDM Applications,” Proc. IEEE International Conference on Electronics, Circuits, and Systems, Marrakech, Morocco, December 2007.
  • C.-M. Huang, C.-M. Wu., C.-C. Yang, and C.L. Wey, “PrSoC: Programmable System-on-Chip (SoC) for Silicon Prototyping,” Proc. IEEE International Symp. on Circuits and Systems, Seatle, WA, May 2008.
  • P.-W. Luo, J.-E. Chen, C.L. Wey, C.-H. Su, H.-C. Liang, Y.-F. Huang, and W.-C. Wu, “On the Dedelopment of Spatial Correlation Analysis for Yield Ehancement of Mixed-signal Integrated Circuits,” Proc. European Test Symp., Italy, May 2008.
  • C.-M. Huang, C.-M. Wu, C.-C. Yang, K.-J. Lee, and C.L. Wey, ”Programmable System-on-Chip (SoC) for Silcion Prototyping,” Proc. International Symp. on Industrial Electronics, Cambridge, UK, June 2008.
  • S.-Y. Lin and C.L. Wey, “A Low-Cost Continuous-Flow FFT Processor for UWB Applications,” Proc. of the 19th VLSI Design/CAD Symposium, Pingdong, Taiwan, August 2008.
  • C.-W. Lin, C.-H. Su, and C.L. Wey, “A Cascaded Sigma-Delta Modulator with DAC Error Cancellation Scheme,” Proc. of the 19th VLSI Design/CAD Symposium, Pingdong, Taiwan, August 2008.
  • C.L. Wey, S.-Y. Lin, H.-S. Wang, and C.-M. Huang, “A Low-Cost Continuous-Flow FFT Processor for Ultra-Wideband Applications,” Proc. of the International Conference on Advances in Electronics and Micro-electronics (ENICS 2008), Valencia, Spain, Septemner 2008.
  • W.-C. Tsai, M.-D. Shieh, W.-C. Lin, and C.L. Wey, “Design of Square Generator with Small Look-Up Table," Proc. of IEEE Asia Pacific Conference on Circuits and Systems, Macao, China, Nov. 2008.
  • C.L. Wey and S.-Y. Lin, “A Low-Cost Continuous Flow Parallel Memory-Based FFT Processor for Ultra-Wideband (UWB) Applications," Proc. of IEEE Asia Pacific Conference on Circuits and Systems, Macao, China, Nov. 2008.
  • T.-H. Chien, C.-S., Lin, Y.-Z. Juang, C.-M. Huang, and C.L. Wey, “An Edge Missing Compensator for Fast Settling Wide Locking Range Phase-Locked Loops, “ IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, Feb. 2009.
  • P.-W. Luo, J.-E. Chen, and C.L. Wey, “Yield Evaluation of Analog Placement with Arbitrary Capacitor Ratio,” Proc. International Symp. on Quality Electronic Design (ISQED 2009), San Jose, CA, March 2009.
  • C.-M. Huang, C.-M. Wu, C.-C. Yang, S.-L. Chen, and C.L. Wey, “Implementation and Prototyping of a Complex Multi-Project System-on-a-Chip,” Proc. International Symp. on Circuits and Systems, Taipei, Taiwan, May 2009.
  • J.-J. Wu, J.-J. and C.L. Wey, “A Partially Parallel Low-Density Parity Check Code Decoder,” Proc. Electronic Technology Symposium, Kaohsiung, Taiwan, June 2009.
  • C.-C. Yang, C.-M.Huang, C.-M. Wu, W.-D. Chien, S.-L. Chen, C.-S. Chen, J.-J. Wang, and C.L. Wey, “A Fully Configurable and Modulized Platform for Multi-Project SoC Design,” Proc. Electronic Technology Symposium, Kaohsiung, Taiwan, June 2009.
  • K.-L. Leu﹐Y.-Y. Chen, C.-L. Wey, and J.-E. Chen, “Robustness Investigation of the FlexRay System,” Proc. IEEE Symposium on Industrial Embedded Systems, Lausanne, Switzerland, July 2009.
  • H.-W. Huang, C.L. Wey, and J.E. Chen, “Tango-RM: An Enhanced Switches Scheme of Resistor-string Successive Reference Generator,” Proc. VLSI Test Technology Workshop (VTTW), Nantou, Taiwan, July 2009.
  • C.-M. Huang, Y.-T. Chang, J.-Y. Hsieh, C.-M. Wu, C.-Y. Lin, H.-T. Wu, W.-D. Chien, J.-J. Wang, and C.L. Wey, “MORFPGA: A Modularized FPGA Development Platform for IC Design Education and Contests,” Proc. International Conference on Engineering Education & Research (iCEER), pp.66-72, Seoul, Korea, August, 2009.
  • T.-H. Chien, C.-S. Lin, C.L. Wey, Y.-Z. Juang, and C.-M. Huang, “High-Speed and Low-Power Programmable Frequency Divider,” Proc. International Symp. On Circuits and Systems, Paris, France, May 2010.
  • C.-S. Lin, T.-H. Chien, and C.L. Wey, “An Effective Phase Detector for Phase-Locked Loops with Wide Cature Range and Fast Acquistion Time,” Proc. International Symp. On Circuits and Systems, Paris, France, May 2010.
  • K.-L. Leu, Y.-Y. Chen, C.L. Wey, J.-E. Chen, and C.-H. Huang, “A Bayesian Network Reliability Modeling for FlexRay Systems,” Proc. International Conference on Information and Communication Technologies (ICICT 2010), Tokyo, Japan, May 2010.
  • K.-L. Leu, Y.-Y. Chen, C.L. Wey, and J.-E. Chen, “A Verfication Flow for FlexRay Communication robustness Compliant with IEC 61508,” Proc. IEEE 2nd International Conference on Industria; Mechatronics and Automation (ICIMA 2010), Wuhan, China, May 2010.
  • F.-C. Liu, Y.-J. Hsieh, Y.-J., C.-C. Wang, and C.L. Wey, “A Nonlinear Lithium Battery Model for Charging and Discharging,” Proc. of 2010 Electronic Technology Symposium, Kaohsiung, Taiwan, June 2010.
  • K.-L. Leu, Y.-Y. Chen, C.L. Wey, and J.-E. Chen, “RobustnessAnalysis of the FlexRay System through Fault Tree Analysis,” Proc. IEEE International Conference on Vehicular Electronics and Safety (ICVES 2010), Shandong, China, July 2010. 
  • T.-H. Chien, C.-S. Lin, and C.L. Wey, “A Forward Phase Detector for GSampls/s Phase-Locked Loops,” Proc. of the International Conference on Advances in Electronics and Micro-electronics (ENICS 2010), Venice, Italy, July 2010.
  • K.-C. Yang, Y.-T., Chang, C.-M. Wu, C.-M. Huang, C.-T. Kuo, and C.L. Wey, “Case Study: An Universal Study Platform for ESW Education,” Proc. of the International Conference on Engineering Education & Research (iCEER), Gliwice, Poland, pp.1-8, July 2010.
  • C.M. Huang, C.-M. Wu, Y.-T. Chang, C.-Y. Chen, Y.-S. Lin, C.-T. Kuo, T.-C. Liu, and C.L. Wey, “MorFPGA: A Modularized FPGA-Based Embedded System Development Platform,“ Proc. of VLSI/CAD Symposium, Kaohsiung, Taiwan, August 2010.
  • Y.-T. Chang, C.M. Huang, C.-M. Wu, C.-Y. Chen, Y.-S. Lin, C.-T. Kuo, C.L. Wey, and T.-C. Liu, “MorFPGA: A Modularized FPGA-Based Embedded System Development Platform,“ Proc. of the 16th workshop on Synthesis and System Integration of Mixed Information Technology (SASIMI 2010), Taipei, Taiwan, Oct. 2010.
  • C.-C. Yang, C.-Y. Lin, H.-M. Lin, Y.-C. Shih, H.-T. Wu, S.-L. Chen, T.-C. Wang, C.-M. Wu, C.M. Huang, and C.L. Wey, “Concord: A Configurable SoC Prototyping Platform,” Proc. of the 16th workshop on Synthesis and System Integration of Mixed Information Technology (SASIMI 2010), Taipei, Taiwan, pp. 31-36, Oct. 2010.
  • C.M. Huang, C.-M. Wu, Y.-T. Chang, C.-Y. Chen, Y.-S. Lin, C.-T. Kuo, T.-C. Liu, and C.L. Wey, “A Modularized FPGA-Based Embedded System Development Platform,“ Proc. of the 36th Annual Conference of the IEEE Industrial Electronics Society (IECON-2010), Phoenix, Arizona, November 2010.\
  • C.L. Wey, “A Modularized FPGA Development Platform,” Proc. of the 12th Cross-Strait Information Technology Conference (CSIT2010), Nanjing, China, pp. 161-164, November 2010.
  • C.L. Wey, “Design for Stressability of Analog CMOS Circuits for Gate-Oxide Reliability Enhancement,” 60th IFIP WG Workshop, Taoyuan, Taiwan, July 2011. (Invited Paper)
  • C.-C. Huang, J.-E. Chen, P.-W. Luo, and C.L. Wey, “A Fast Interconnection Capacitance Estimation in Capacitor Array Block,” . VLSI Test Technology Workshop (VTTW), Nantou, Taiwan, July 2011.
  • C.L. Wey, K.-C Chang, C.-H. Hsu, F.-C. Liu, and S.-W. Chen, “Lithium Battery Models for Battery Charging and System Loading,” Proc. of IEEE International Midwest Symp. on Circuits and Systems, Seoul, Korea, August 2011.
  • C.-Hsu, K.-C. Chang, C. Ouyang, K.-Y. Liao, and C.L. Wey, “On the Implementation of CAN Buses to Battery Management Systems” Proc. of IEEE International Midwest Symp. on Circuits and Systems, Seoul, Korea, August 2011.
  • C.-C. Huang, J.-E. Chen, P.-W. Luo, and C.L. Wey, “Yield-aware Placement Optimization for Switched-capacitor Analog Integrated Circuits,” Proc. of 24th IEEE International SoC Conference (SOCC 2011), Taipei, Taiwan, September 2011.
  • C.L. Wey, K.-C. Chang, C.-I. Chiu, C.-H. Hsu, and G.-N. Sung, “Design of Ultra-Wide-Load, High-Efficiency DC-DC Buck Converters,” Proc. of IEEE International Conference on Electronics, Circuits, and Systems (ICECS), Beirut, Lebanon, December 2011.
  • P.-C. Jui and C.L. Wey, “Collaboration between Academia and Technology Research Institutes in Taiwan,” Proc. of European Workshop on Microelectronics Education (EWME), Grenoble, France, May 2012.
  • P.-C. Jui, G.-N. Sung, and C.L. Wey, “Efficient Algorithm and Hardware Implementation of 3N for Arithmetic and for Radix-8 Encodings,” Proc. of IEEE Midwest Symp. on Circuits and Systems, Boise, Idaho, August 2012.
  • S.-K. Chang and C.L. Wey, “A Fast 64-bit Hybrid Adder Design in 90nm CMOS Process,” Proc. of IEEE Midwest Symp. on Circuits and Systems, Boise, Idaho, August 2012.
  • C.L. Wey, Z.-Y. Li, K.-C. Chang, G.-N. Sung, and D.K. Wey, “A Fast Hysteretic Bck Converter with Adaptive Ripple Controller,” Proc. of IEEE Midwest Symp. on Circuits and Systems, Boise, Idaho August 2012.
  • P.-W. Luo, T. Wang, C.L. Wey, L.-C. Cheng, B.-L. Sheuu, and Y. Shi, “Reliable Power Delivery System Design for Three-Dimensional Integrated Circuits,” Proc. of IEEE Computer Scieity Annual Symp. on VLSI (ISVLSI), August 2012. (Invited Paper).
  • C.L. Wey, J.-E. C.-C. Huang, and P.-W. Luo, “Yield-Driven Common-Centroid Capacitor Placemeents for Mixed-Signal/Analog Integrated Circuits,” Proc. of International Workshop on Design Automation on Analog/Mixed-signal Integrated Circuits, San Jose, CA, November 2012.
  • C.-H. Hsu, T.-W. Chang, and C.L. Wey, “A Voltage-Mode Hysteretic Boost DC-DC Converter with Dual Control Modes,” Proc. of the IEEE Asia-Pacific Conference on Postgraduate Research in Microelectronics & Electronics (PrimeAsia), Hyserabad, India, December 2012. (GOLD Leaf Certificate Award) (Best Paper Award)
  • K.-C Chang, and C.L. Wey, “A Fast Hysteretic Buck Converter with Start-up Overshoot Suppression Technique,” Proc. of the IEEE Asia-Pacific Conference on Postgraduate Research in Microelectronics & Electronics (PrimeAsia), Hyserabad, India, December 2012.
  • C.L. Wey, C.H. Hsu, and T.-W. Chang, “A Voltage-Mode Boost DC-DC Converter with a Constant-Duty-Cycle Pulse Control ", Proc. of the 4th IEEE Latin American Symposium on Circuits and Systems (LASCAS), Cuzco, Peru, February 2013.
  • C.L. Wey, Z.-Y. Li, K.-C. Chang, and D. Wey, “A Fast Hysteretic Buck Converter with Overshoot Suppression Technique,” Proc. of International Conference on Industrial Technology (ICIT), Cape Town, South Africa, February 2013.
  • P.-C. Jui, C.L. Wey, and M.-T. Shiue, “Low-Cost Parallel FFT Proessors with Conflict-Free ROM-Based Twiddle Factor Generator for DVB-T2 Applications,” Proc. of IEEE Midwest Symp. on Circuits and Systems, Columbus, Ohio, USA, August 2013.
  • C.L. Wey, C.-H. Hsu, and G.-N. Sung, “A Single-Inductor Programmable-Output (SIPO) DC-DC Converter for Low-Power Applications,” Proc. of Annual Conference of IEEE Industrial Electronics Society, (IECON), Vienna, Austria, November 2013.
  • W.-C. Chen, K.-H. Chen, C.L. Wey, Y.-H. Lin, T.-Y. Tsai, C.-C. Huang, and C.-C. Lee, “Dynamic Bootstrap Capacitance Technique for High Efficiency Buck Converter in Universal Serial Bus (USB) Power Device (PD) Supplying System,” Proc. of IEEE Asian Solid-State Circuits Conference (ASSCC), Singapore, pp.165-168, November 2013.
  • C.-J. Huang, Y.-P. Sui, K.-H. Chen, L.-R. Huang, F.-C. Chu, and C.L. Wey, Y, “Batteryless 275 mV Startup Single-Cell Photovoltaic Energy Harvesting System for Alleviating Shading Effect,” Proc. of IEEE Asian Solid-State Circuits Conference (ASSCC), Singapore, pp.265-268, November 2013.
  • C.L. Wey and P.-C. Jui, “A Unitized Charging and Discharging Smart Battery Management System,” Proc. of International Conference on Connected Vehicles and Expo (ICCVE), Las Vegas, Nevada, USA, December 2013.
  • C.L. Wey, C.-H. Hsu, K.-C. Chang, and P.-C. Jui, “Enhancement of Controller Area Network (CAN) Bus Arbitration Mechanism,” Proc. of International Conference on Connected Vehicles and Expo (ICCVE), Las Vegas, Nevada, USA, December 2013.
  • W.-C. Chen, Y.-P. Su, Y.-H. Lee, C.L. Wey, and K.-H. Chen, “0.65V-Input-Voltage 0.6V-Output-Voltage 30ppm/oC Low-Dropout Regulator with Embedded Voltage Reference for Low-Power Biomedical Systems,” IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, pp.304-306, February 2014.
  • C.-M. Huang, C.-M. Wu, C.-C. Yang, K.-C. Yang, and C.L. Wey, “MorCIC: Flexible Modulatized and Stackable Platforms for SoC and Multi-Sensors System Development,” 10th European Workshop on Microelectronics Education (EWME), Tallinn, Estonia, May 2014.
  • W.-C. Chen, Y.-S. Huang, M.-W. Chien, Wing-Wei Chou, H.-C. Chen, Y.-P. Su, K.-H. Chen, C.L. Wey, Y.-H. Lin, T.-Y. Tsai, C.-C. Huang, and C.-C. Lee, “±3% Voltage Variation and 95% Efficiency 28nm Constant On-Time Controlled Step-down Switching Regulator Directly Supplying to Wi-Fi Systems,” Proc. of IEEE Symposium on VLSI Circuits, Honolulu, HI, USA, June 2014.
  • T.-C. Huang, M.-J. Du, K.-L. Lin, S.S. Ng, K.-H. Chen, C.L. Wey, Y.-H. Lin, T.-Y. Tsai,C.-C. Huang, C.-C. Lee, J.-L. Chen, and H.-W. Chen, “A Direct AC-DC and DC-DC Cross-Source Energy Harvesting Circuit with Analog Iterating-based MPPT Technique with 72.5% Conversion Efficiency and 94.6% Tracking Efficiency,” Proc. of IEEE Symposium on VLSI Circuits, Honolulu, HI, USA, June 2014.
  • T.-C. Huang, W.-C. Chen, T.-W. Tsai, R.-H. Peng, K.-L. Lin, Y.-H. Lee, K.-H. Chen, and C.L. Wey, "Single Inductor Quad Output Switching Converter with Priority-Scheduled Program for Fast Transient and Unlimited-Load R," Proc. 25th VLSI Design/CAD Symposium, Taiwan, August 2014.
  • T.-C. Huang, S.-H. Chen, W.-C. Chen, S.-S. Ng, K.L. Ling, M.-J. Du, K.-H. Chen, and C.L. Wey, "A Class-D Amplifier Powered by Embedded Single-Inductor Bipolar-Output Power Module with Low Common Noise and Dynamic Voltage Boosting Technique," Proc. 25th VLSI Design/CAD Symposium, Taiwan, August 2014.
  • T.-C. Huang, K.-L. Lin, S.-S. Ng, C.L. Wey, K.-H. Chen, S. Kang, and K. Cheng, “A Class-D Amplifier Powered by Embedded Single-Inductor Bipolar-Output Power Module with Low Common Noise and Dynamic Voltage Boosting Technique,” 44th IEEE European Solid-State Circuits Conference (ESSCIRC), Venice, Italy, September 2014.
  • W.-C. Chen, T.-C. Huang, T.-W. Tsai, R.-H. Peng, K.-L. Lin, Y.-H. Lee, K.-H. Chen, C.L. Wey, Y.-H. Lin, T-Y. Tsai, C.-C. Huang, and C.-C. Lee, “Single Inductor Quad Output Switching Converter with Priority-Scheduled Program for Fast Transient and Unlimited-load Range in 40nm CMOS Technology,” 44th IEEE European Solid-State Circuits Conference (ESSCIRC), Venice, Italy, September 2014.
  • H.-C. Chen, W.-C. Chen, Y.-W. Chou, M.-W. Chien, C.L. Wey, K.-H. Chen, Y.-H. Lin, T.-Y. Tsai, and C.-C. Lee, “Anti-ESL/ESR Variation Robust Constant-on-Time Control for DC-DC Buck Converter in 28nm CMOS Technology, ” Proc. of IEEE Custom Integrated Circuits Conference (CICC), San Jose, CA, pp.1-4, September 2014.
  • S.-H. Yang, C.L. Wey K.-H. Chen, Y.-H. Lin, J.-J. Chen, T.-Y. Tsai, and C.-C. Lee, “A 20MS/s Buck/Boost Supply Modulstor for Envelope Tracking Applications with Direct Digital Interface,” Proc. of IEEE Asian Solid-State Circuits Conferenc (ASSCC), Kaohsiuhng, Taiwan, pp.73-76, November 2014
  • Y.-P. Su, C.-H. Lin, T.-F. Yang, R.-Y. Huang, S.-H. Chen, K.-H. Chen, C.L. Wey, Y.-H. Lin, C.-C. Lee, T.-Y. Tsai, “90% Peak Efficiency and 95% Recycling Efficiency Single-Inductor-Multiple-Output DC-DC Buck Converter with Output Independent Gate Drive Control,” IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, February 2015.
  • W.-C. Chen, W.-T. Lin, Y.-W. Chou, M.-W. Chien, C.L. Wey, and K.-H. Chen, “Constant-on-Tme Control Technique for DC-DC Buck Converter in System-on-Chip Applications,” in Proc. The Taiwan and Japan Conference on Circuits and Systems (TJCAS 2015), Tokushima, Japan, August 2015.
  • H.-A. Yang, C.-C. Chiu, S.-C. Lai, J.-L. Chen, C.-W. Chang, C.-H. Meng, K.-H. Chen, and C.L. Wey, Y.-H. Lin, C.-C. Lee, J.-R. Lin, and T.-Y. Tsai, “120V/ns Output Slew Rate Enhancement Technique and High Voltage Clamping Circuit in High Integrated Gate Driver for Power GaN FETs,” IEEE European Solid-State Circuits Conference (ESSCIRC), Graz, September 2015.
  • M.-W. Chien, W.-H. Yang, Y.-W. Chou, H.-C. Chen, W.-C. Chen, K.-H. Chen, C.L. Wey, S.-C. Lai, Y.-H. Lin, C.-C. Lee, J.-R. Lin, and T.-Y. Tsai, , “ Suppressing Output Overshoot Voltage Technique with 47.1mW/μs Power-Recycling Rate and 93% Peak Efficiency DC-DC Converter for Multi-core Processors, " IEEE European Solid-State Circuits Conference (ESSCIRC), Graz, September 2015.
  • P.-C. Chien, Y.-H. Kao, H.-Y. Chen, J.-H. Huang, P.C.-P. Chao, and C.L. Wey, “A New Adaptive Front-end Circuit for Hig-Resolution Magnetic Scales,” Proc. IEEE Sensors Conference, Busan, South Korea, November 2015.
  • J.-C. Su, W.-C. Chen, W.-T. Lin, Y.-W. Chou, M.-W., Chien, C.L. Wey, K.-H. Chen, Y.-H. Lin, T.-Y. Tsai, C.-C. Lee, J.-R. Lin, and T.-Y. Tsai, “Pesudo AC Current Synthesizer and DC Offset-corrected Technique in Constant-on-time-control Buck Converter for Wearable Electronics,” Proc. of IEEE Asian Solid-State Circuits Conference (ASSCC), Xiamen, China, pp.1-4, November 2015.
  • L.-C. Chu, T.-F. Yang, R.-Y. Huang, Y.-P. Su, C.-H. Lin, C.L. Wey, K.-H. Chen, Y.-H. Lin, T.-Y. Tsai, C.-C. Lee, J.-R. Lin, and T.-Y. Tsai, “200A Low Quiescent Current Deep-Standby Mode in 28nm DC-DC Buck Converter for Active Implantable Medical Devices,” Proc. of IEEE Asian Solid-State Circuits Conference (ASSCC), Xiamen, China, pp.1-4, November 2015.
  • P.-C. Chien, Y.-H. Kao, H.-Y. Chen, J.-H. Huang, P.C.-P. Chao, and C.L. Wey, “A New High Resolution Magnetic Sensor and Its Readout Circuit,” Proc. International Conference on Automation Technology, Taipei, Taiwan, November 2015.
  • H.-A. Yang, W.-H. Yang, K.-H. Chen, C.L. Wey, Y.-H. Lin, C.-C. Lee, J.-R. Lin, T.-Y. Tsai, and S.C. Lai, “A 96%-Efficiency and 0.5%-Current-Cross-Regulation Signle-Inductor Multiple Floating-Output LED Driver with 24b Color Resolution,” IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, February 2016.
  • W.-H. Yang, C.-H. Lin, K.-H. Chen, C.L. Wey, Y.-H. Lin, J.-R. Lin, T.-Y. Tsai, and J.-L. Chen, "95% Light-load Efficiency Single-Inductor Multiple-Output DC-DC Buck Converter with Synthesized Waveform Controller Frequency Mechanism for USB Type-C, " Proc. of IEEE Symposium on VLSI Circuits, Honolulu, HI, June 2016.
  • H.-C. Chen, Y.-H. Kao, P.C.-P. Chao, C.L. Wey, "A New Autoatic Readout Circuit for a Gas Sensor with Organic Vertical Nana-Junctions," Proc. of ASME Information Storage and Procesing System (ISPS 2016), San Jose, CA, June 2016.
  • Y.-H. Lin, C.-C. Lee, S.-R. Lin, and T.-Y. Tsai, “ A Digital Low-Dropout-Regulator with Steady-State Load Current (SLC) Estimator and Dynamic Gain Scaling (DGS) Control,” Proc. of Asia Pacific Confernece on Circuits and Systems, Jeji, Korea, October 2016.
  • Y.-H. Kao, P.C.-P. Chao, T.-Y. Tu, K.-Y. Chiang, and C.L. Wey, “A New Cuffless Pptical Sensor for Blood Pressure Measuring with Self-Adaptive Signal Processing,,” Proc. IEEE Sensors Conference, Orlando, FL, USA, October 2016.
  • S.-W. Chiu, C.-C. Kuo, K.-C. Chuang, W.-H. Yang, K.-H. Chen, C.L. Wey, Y.-H,. Lin, S.-R. Lin, T.-Y. Tsai, and J.-L. Chen, "93% Efficiency and 0.99 Power Factor in Pseudo-Linear LED Driver," Proc. of IEEE Asian Solid-State (ASSCC), Toyama, Japan, November 2016.
  • C.-F. Tang, K.-H. Chen, C.L. Wey, Y.-H,. Lin, S.-R. Lin, and T.-Y. Tsai, "Ultra-Low Voltage Ripple in DC-DC Bosst Converter by the Pumping Capacitor and Wire Inductance Technique," Proc. of IEEE Asian Solid-State (ASSCC), Toyama, Japan, November 2016.
  • S.-H. Yang, K.-H. Chen, C.L. Wey, Y.-H,. Lin, S.-R. Lin, and T.-Y. Tsai, "Lossless Inductor Current Control in Envelope Tracking Supply Modulator with Self-Allocation of Energy for Optimization of Efficiency and EVM," Proc. of IEEE Asian Solid-State (ASSCC), Toyama, Japan, November 2016.
  • Y.-H. Lin, S.-R. Lin, and T.-Y. Tsai, “Digital Low-Dropout Regulator with Anti PVT-Variation Technique for Dynamic Voltage Scaling and Adaptive Voltage Scaling Multicore,” IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, February 2017.
  • L.-C. Chu, W.-H. Yang, X.-Q. Zhang, K.-H. Chen, C.L. Wey, Y.-H. Lin, S.-R. Lin, and T.-Y. Tsai, “A Tree-level Single-inductor Triple-output Converter with an Adjustable Flying Capacitor Technique for Low Output Ripple and Fast Transient Response,” IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, February 2017.
  • S.-H. Yang, K.-H. Chen, C.L. Wey, Y.-H. Lin, S.-R. Lin, and T.-Y. Tsai, “A Single Inductor Dual Output Converter with Linar Amplifier Driven Cross Regulation for Prioritized Energy Distribution Control of Envelope Tracking Supply Modulator,” IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, February 2017.
  • Y.-H. Kao, P. C.-P. Chao, and C.L. Wey, “A PPG Sensor for Continuous Cuffless Blood Pressure Monitoring with Self-Adaptive Signl Processing,” Proc. of IEEE International Conference on Applied System and Innovation, Sapporo, Japan, May 2017.
  • Y.-H. Kao, P. C.-P. Chao, and C.L. Wey, “A Continuous Opto-electronic Sensor for Blood Pressure Monitoring with Real-time System,” ASME Information Storage and Processing System (ISPS 2017), San Francisco, CA, August 2017.
  • Y.-T. Lin, W.-H. Yang, Y.-S. Ma, Y.-J. Lai, H.-W. Chen, K.-H. Chen, C.L. Wey, Y.-H.Lin, J.-R.Lin, and T.-Y. Tsai, "Unsymmetrical Parallel Switched-Capacitor (Up SC) Regulator with Fast Switching Ratio Technique," Proc. 43rd IEEE European Solid-State Circuits Conference (ESSCIRC), Leuven, Belgium, September 2017.
  • Y.-S. Ma, W.-H. Yang, Y.-T. Lin, H. Chen, L.-C. Lin, K.-H. Chen, C.L. Wey, Y.-H. Lin, J.-R. Lin, and T.-Y. Tsai, “ A Low Quiescent Current and Cross Regulation Single-Inductor Dual-Output Converter with Stacking MOSFET Driving Technique," Proc. 43rd IEEE European Solid-State Circuits Conference (ESSCIRC), Leuven, Belgium, September 2017.
  • Y.-H. Kao, P. C.-P. Chao, Y. Hung, and C.L. Wey, “A New Reflective PPG Led-PD Module for Cuffless Blood Pressure Measurement at Wrist Artery,” Proc. IEEE Sensors Conference, Glasgow, Scotland, UK, October 2017.
  • ' target='_blank'>
    1. C.-c. Wu, K. Nakajima, C.L. Wey, and R. Saeks, "Analog fault diagnosis with failure bounds," Proc. 24th Midwest Symp. on Circuits and Systems, Albuquerque, NM, pp.515-520, June 1981.
    2. C.L. Wey, D. Holder, and R. Saeks, "On the Implementation of an Analog ATPG," Proc. IEEE 3rd Automatic Test Program Generation (ATPG) workshop, pp.33-36, San Francisco, CA, March, 1983.
    3. C.L. Wey, D. Holder, and R. Saeks, "On the Implementation of an Analog ATPG," Proc. IEEE international Symp. on Circuits and Systems. Newport Beach, CA, pp.1102-1105, May 1983.
    4. C.L. Wey and R. Saeks, "On the Implementation of Analog ATPG II," IEEE 4th Automatic Test Program Generation (ATPG) workshop, Washington D.C., February 1984.
    5. C.L. Wey and R. Saeks, "On the Implementation of an Analog ATPG: The Nonlinear Case," Proc. IEEE In?ternational Symp. on Circuits and Systems, Montreal, Canada, pp.213-216, May 1984.
    6. C.L. Wey, "Parallel Processing for Analog Fault Diagnosis," Proc. 27th Midwest Symp. on Circuits and Sys?tems, Morgantown, WV, pp.435-438, June 1984.
    7. C.L. Wey, "UUT Modeling for Digital Test - A Self-Test Approach," Proc. IEEE Fourth Annual Phoenix Con?ference on Computers and Communications, Phoenix, AZ, pp.312-316, March 1985.
    8. C.L. Wey, "Design of Testability for Analog Fault Diagnosis," Proc. IEEE International Symp. on Circuits and Systems, Kyoto, Japan, pp.515-518, June 1985.
    9. F. Lombardi and C.L. Wey, "Fault Identification Algorithm for VLSI Systems," Proc. ICCD, International Conference on Computer Design: VLSI in Computers, Port Chester, NY, pp. 693-696, October 1985.
    10. F. Lombardi and C.L. Wey, "On a Multiprocessor System with Dynamic Redundancy," Proc. Real-Time Sys?tems Symposium, San Diego, CA. pp. 3-12, December 1985.
    11. F. Lombardi and C.L. Wey, "Diagnosis and Fault Identification Algorithms for Large Scale Computing Sys?tems," Proc. First International Conference on Supercomputing Systems, Tarpon Spring, FL, pp. 404-413. Dec.ember 1985.
    12. C.L. Wey, and F. Lombardi, "On a New Decision Process for t-diagnosis of an Analog System," Proc. IEEE International Symp. on Circuits and Systems, San Jose, CA, pp.1255-1256, May 1986. 
    13. B.L. Jiang and C.L. Wey, "Multiple Fault Diagnosis with Failure Bound for Analog Circuits," Proc. IEEE In?ternational Symp. on Circuits and Systems, San Jose, CA, pp.1261-1264, May 1986. 
    14. C.L. Wey and F. Lombardi, "On the Repair of Programmable Logic Arrays," Proc. IEEE International Symp. on Circuits and Systems, San Jose, CA, pp.649-652, May 1986.
    15. C.L. Wey, T.Y. Chang, and M.K. Vai, "On the Design of Fault-Tolerant Programmable Logic Arrays," Proc. International Computer Symp., Tainan, Taiwan, pp.398-404, December 1986.
    16. C.L. Wey, "An Efficient Unrepairability Detection Scheme for Redundant RAM Test System," Proc. Interna?tional Computer Symp., Tainan, Taiwan, pp.406-413, December 1986.
    17. C.L. Wey and F. Lombardi, "Efficient, Yet Simple Algorithms for Repairing Redundant RAMs," Proc. IEEE International Symp. on Circuits and Systems, Philadelphia, PA, pp. 871-874, May 1987.
    18. C.L. Wey and F. Lombardi, "Analysis and Design of Repairable PLAs," Proc. CompEuro, pp.363-366, May 1987.
    19. C.L. Wey, "On Yield Considerations for the Design of Redundant Programmable Logic Arrays," Proc. ACM/ IEEE Design Automation Conference (DAC), pp.622-628, June 1987.
    20. B.L. Jiang and C.L. Wey, "Fault Prediction Process for Large Analog Circuit Networks," Proc. 30th Midwest Symp. on Circuits and Systems, pp. 132-135, August 1987.
    21. C.L. Wey, T.Y. Chang, and Y.F. Chen, "The Design of VLSI-Based Parallel Multipliers," Proc. 30th Midwest Symp. on Circuits and Systems, pp.97-104, August 1987.
    22. S.M. Chang and C.L. Wey, "Test Generation for C-testable Array Multipliers," Proc. 25th Allerton Confer?ence, Univ. of Illinois. pp. 1040-1049, Sept. 1987
    23. C.L. Wey and T.Y. Chang, "Minimization of PLAs with Ground True Outputs," Proc. of 25th ACM/IEEE De?sign Automation Conference (DAC), Anaheim, CA. pp.421-426, June 1988.
    24. T.Y. Chang and C.L. Wey, "Design and Test of Electrically Field-Repairable APLAs," Proc. 31st Midwest Symp. on Circuits and Systems, St. Louis, MO, pp.36-39, August 1988. 
    25. C.L. Wey and T.Y. Chang, "An Efficient Boolean Comparison Process for Logic Verification," Proc. 31st Midwest Symp. on Circuits and Systems, St. Louis, MO, pp.1175-1178, August 1988.
    26. C.L. Wey, B.L. Jiang, and G. Wierzba, "Built-In Self-Test for Analog Circuit Networks," Proc. 31st Midwest Symp. on Circuits and Systems, St. Louis, MO, pp.862-865, August 1988.
    27. C.L. Wey and S.-M. Chang, "Built-In Self-Test (BIST) Design of C-Testable Baugh-Wooley Array Multiplier," Proc. 31st Midwest Symp. on Circuits and Systems. St. Louis, MO. pp.1186-1189, August 1988. 
    28. C.L. Wey and S.-M. Chang, "Test Generation of C-testable Array Dividers," Proc. IEEE International Confer?ence on Computer Design: VLSI in Computers & Processors (ICCD ’88), Port Chester, NY, pp.140-144, Oc?tober 1988.
    29. C.L. Wey, and B.L. Jiang, "Built-In Self-Test (BIST) Design of Large Scale Analog Circuit Networks," Proc. 1989 IEEE International Symp. on Circuits and Systems, Portland, OR, pp.2048-2051, May 1989.
    30. C.L. Wey, S.-M. Chang, and J.-Y. Jou, "An Efficient Output Phase Assignment for MultiLevel Logic Minimi?zation," Proc. 1989 International Workshop on Logic Synthesis, North Carolina, May 1989.
    31. C.L. Wey, "Fault Location in Repairable Programmable Logic Arrays," Proc. IEEE International Test Confer?ence (ITC), Washington, D.C. pp.679-685, August 1989.
    32. C.L. Wey, S.-M. Chang, and J.-Y. Jou, "OPAM: An Efficient Output Phase Assignment for Multilevel Logic Minimization," Proc. IEEE International Conference on Computer Design: VLSI in Computers & Processors (ICCD ’89), Cambridge, MA, pp.270-273. October 1989.
    33. C.L. Wey, "Output Phase Assignment for Logic Minimization," (invited), 2nd Workshop on CAD for VLSI, Taiwan, March, 1990.
    34. C.L. Wey, J. Ding, and T.-Y. Chang, "Design of Repairable and Fully Diagnosable Folded PLAs for Yield En?hancement," Proc. 27th ACM/IEEE Design Automation Conf. (DAC), Orlando, FL, pp.327-332,  June 1990.
    35. C.L. Wey and J. Ding, "Design of Repairable and Fully Testable Folded PLAs for Yield Enhancement," Proc. IEEE International Conference on Computer Design: VLSI in Computers & Processors (ICCD ’90), Cam?bridge, MA, pp.112-115, September 1990.
    36. C.L. Wey and T.-Y. Chang, "On the Design of Concurrent Error Detectable Multiply and Divide Arrays," Proc. International Computer Symposium, Hsinchu, Taiwan, ROC, pp.564-570, December 1990.
    37. C.L. Wey, "Concurrent Error Detection in Array Dividers by Alternating Input Data," Proc. IEEE International Conference on Computer Design: VLSI in Computers & Processors (ICCD ’91), Cambridge, MA, pp.114-117, October 1991.
    38. C.L. Wey, M.-D. Shieh, and P.D. Fisher, "On Synthesis for Testability of Asynchronous Sequential Logic Cir?cuits," IFIP International Workshop on the Relationship between Synthesis, Test, and Verification. Berkeley, CA, November 1991.
    39. C.-S. Lai, and C.L. Wey, "An efficient Algorithm for Reducing Hardware Overhead in Self-Checking Circuits and Systems," Proc. 35th Midwest Symp. on Circuits and Systems, Washington, D.C., pp.1538-1541, August 1992.
    40. J.-W. Kang, C.L. Wey, and P.D. Fisher, "An Efficient Modelling and Synthesis Procedure of Asynchronous Sequential Logic Circuits," Proc. 35th Midwest Symp. on Circuits and Systems, Washington, D.C., pp.512-515, August 1992.
    41. M.-D. Shieh, C.L. Wey, and P.D. Fisher,"Model of Asynchronous Finite State Machines and Their Pipelined Structures," Proc. 35th Midwest Symp. on Circuits and Systems, Washington, D.C., pp.659-662, August 1992.
    42. S. Krishnan, S. Sahli, and C.L. Wey, "Test Generation and Concurrent Error Detection in Current-Mode A/D converters," Proc. IEEE International Test Conference (ITC), Baltimore, MD., pp. 312-320, September 1992.
    43. S. Sahli, S. Krishnan, and C.L. Wey, "Design of Concurrent Error Detectable Current-Mode A/D converters," Proc. International Conference on Microelectronics, Tunisia, pp.1.1.1.1-4, December 1992.
    44. J.-W. Kang, C.L. Wey, and P.D. Fisher, "Race-free State Assignments Using Bipartite Graphs," Proc. of IEEE Symposium on Circuits and Systems, Chicago, pp.2560-2563. May 1993.
    45. M.-D. Shieh, C.L. Wey, and P.D. Fisher, "Scan Design for Asynchronous Sequential Logic Circuits Using SR- latches," Proc. 36th Midwest Symp. on Circuits and Systems, Detroit, August 1993.
    46. J.-W. Kang, C.L. Wey, and P.D. Fisher, "A Synthesis Procedure for Large-Scale Asynchronous Finite State Machines," Proc. 36th Midwest Symp. on Circuits and Systems, Detroit, August 1993.
    47. C.-S. Lai and C.L. Wey, "Design of Fast, Yet Low Hardware Cost Self-Testing Berger Code Checkers," Proc. 36th Midwest Symp. on Circuits and Systems, Detroit, August 1993.
    48. C.L. Wey, M.-D. Shieh, and P.D. Fisher, "ASLCScan: A Scan Design Technique for Asynchronous Sequential Logic Circuits," Proc. IEEE International Conference on Computer Design: VLSI in Computers & Processors (ICCD ’93), Cambridge, MA, pp. 159-162, October 1993.
    49. R. Huang and C.L., Wey, "A Simple Yet Accurate Current Copier," Proc. 37th Midwest Symp. on Circuits and Systems, Lafayette, LA, pp. 121-124, August 1994.
    50. C.L. Wey, "Design of C-testable High Speed Dividers," Proc. 37th Midwest Symp. on Circuits and Systems, Lafayette, LA, pp. 261-264, August 1994.
    51. S. Krishnan and C.L. Wey, "A Parallel Current-mode A/D Converter Array with a Common Current Refer?ence-Generating Circuit," Proc. 37th Midwest Symp. on Circuits and Systems, Lafayette, LA, pp.1168-1171, August 1994.
    52. C.L. Wey, "Concurrent Error Detection in High Speed Carry-free Dividers," Proc. IEEE International Confer?ence on Computer Design: VLSI in Computers & Processors (ICCD ’94), Cambridge, Massachusetts, pp. 124- 127, October 1994.
    53. R. Huang and C.L. Wey, "High-Speed, Low Voltage V-I Converters for Analog Signal Processing Applica?tions," IEEE Asia-Pacific Conference on Circuits and Systems (APCCAS’ 94), Taipei, Taiwan, pp. 494-498, December 1994
    54. C.L. Wey, "Built-In Self-Test (BIST) Design of High-Speed Carry-free Dividers," Proc. IEEE Symposium on Circuits and Systems, Seattle, WA, pp.1916-1919, May 1995. 
    55. C.L. Wey, A.Y. Tetelbaum, and T. Bickart, "A Performance-driven Placement Approach of Standard Cells," Proc. International Conference on Intelligent Systems, Gelengick, Russia, pp.31-35, September 1995.
    56. C.L. Wey, H. Wang, and C.-P. Wang, "A Self-timed Redundant-Binary to Binary Number Converter for Digital Arithmetic Processors," Proc. IEEE International Conference on Computer Design: VLSI in Computers & Pro?cessors (ICCD ’95), Austin, TX, pp. 386-389, October 1995.
    57. T.-H. Pan.H.-S. Kay, Y. Chun, and C.L. Wey, "High-Radix SRT Division with Speculation of Quotient Dig?its," Proc. IEEE International Conference on Computer Design: VLSI in Computers & Processors (ICCD ’95), Austin, TX, pp.479-482, October 1995.
    58. R. Huang and C.L. Wey, "A High-Accuracy CMOS Oversampling Current Sample/Hold (S/H) Circuit Using Feedforward Approach," Proc. IEEE International Symposium on Circuits and Systems, Atlanta, GA, Vol. I, pp.65-68, May 1996.
    59. R. Huang and C.L. Wey, "A 5mW, 12-b, 50ns/b Switched-current Cyclic A/D Converter," Proc. IEEE Inter?national Symposium on Circuits and Systems, Atlanta, GA, Vol. I, pp.207-210, May 1996.
    60. C.-P. Wang, A.A. Hatzopoulos, and C.L. Wey, "A Test Paradigm for Analog and Mixed-signal Circuits and Systems," Proc. IEEE International Symposium on Circuits and Systems, Atlanta, GA, Vol. III, pp. 194-197, May 1996.
    61. C.-P. Wang and C.L. Wey, "Test Generation of Switched-current A/D Converters," Proc. 2nd IEEE Interna?tional Mixed Signal Testing Workshop, Quebec City, Canada, pp. 98-103, May 1996.
    62. R. Huang, C.-P. Wang, C. Grunewald, and C.L. Wey, "Design of High-Accuracy CMOS Oversampling Cur?rent Sample/Hold (S/H) circuits," Proc. of 39th Midwest Symp. on Circuits and Systems, Iowa, 939-942, Au?gust 1996.
    63. C.L. Wey and C.-P. Wang, "VLSI Implementation of a Fast Radix-4 SRT Division," Proc. of 39th Midwest Symp. on Circuits and Systems, Iowa, pp.65-68, August 1996.
    64. T.H. Pan and C.L. Wey, "An Efficient Gate Re-assignment Algorithm in Post Technology Mapping," Proc. of 39th Midwest Symp. on Circuits and Systems, Iowa, pp.363-366, August 1996.
    65. C.L. Wey, "On Design of Efficient Square Generator," IEEE International Conference on Computer Design: VLSI in Computers & Processors (ICCD ’96), Austin, TX, pp. 506-513, October 1996.
    66. C.L. Wey, "Mixed-Signal Testing -- a Review," (invited) IEEE International Conference on Electronics, Cir?cuits, and Systems, Rodos, Greece, pp.1064-1067, October 1996.
    67. C.-P. Wang and C.L. Wey, "Test Generation of Analog Switched-Current Circuits," Proc. Asian Test Sympo?siums, Taiwan, pp.376-381, November 1996.
    68. C.-P. Wang and C.L. Wey, "Efficient Testability Design Methodologies for Mixed-Signal/Analog Integrated Circuits," 3rd IEEE International Mixed Signal Testing Workshop, Seattle, WA, pp. 68-74, June 1997.
    69. W.-H. Huang and C.L. Wey, "Development of HDL-A Modeled Test Programs for Fault Diagnosis of Analog/ Mixed-Signal Circuits," 3rd IEEE International Mixed Signal Testing Workshop, Seattle, WA, pp. 3-14, June 1997.
    70. R. Huang, J.-S. Wang, and C.L. Wey, "A Fully Differential Switched-Current ADC with Improved Perfor?mance," (invited) Proc. 40th Midwest Symp. on Circuits and Systems, Davis, CA, pp.177-180, August 1997.
    71. C.L. Wey, "Development of Redesign Process for Digital VLSI Systems," Proc. 40th Midwest Symp. on Cir?cuits and Systems, Davis, CA, pp.1001-1004, August 1997.
    72. C.-P. Wang and C.L. Wey, "High-Accurate CMOS Current Comparator," Proc. 40th Midwest Symp. on Cir?cuits and Systems, Davis, CA, pp.346-349, August 1997.
    73. W.-H. Huang and C.L. Wey, "Development of Automatic Test System for Mixed-Signal/Analog Integrated Circuits," Proc. 40th Midwest Symp. on Circuits and Systems, Davis, CA, pp.1434-1437, August 1997.
    74. C.-P. Wang and C.L. Wey, "Development of Hierarchical Testability Design Methodologies for Mixed-Sig?nal/Analog Integrated Circuits," Proc. International Conference on Computer Design (ICCD) , pp.468-473, Oc?tober 1997.
    75. M. Jimenez, M. Shanblatt, and C.L. Wey, "Mapping Multiplication Algorithms into a Family of LUT-based FPGAs," 1998 ACM/SIGDA Sixth International Symposium o Field Programmable Gate Arrays (FPGA'98), Monterey, CA, February 1998.
    76. M.A. Khalil and C.L. Wey, "Using Test Generation Techniques for Redesigning Digital VLSI Circuits with Incomplete Implementation Information," Proc. International Conference on Chip Technology, Hsinchu, Tai?wan, pp.146-152, April 1998.
    77. J.-S. Wang and C.L. Wey, "Accurate CMOS Switched-Current Divider Circuits," Proc. IEEE International Symposium on Circuits and Systems, Monterey, CA, pp. 53-56 (Vol. I), May 1998.
    78. J.-S. Wang and C.L. Wey, "A 12-bit, 100ns/b, 1.9mW CMOS Switched-Current Cyclic A/D Converter," Proc. IEEE International Symposium on Circuits and Systems, Monterey, CA, pp.416-419 (Vol. VI), May 1998.
    79. Y. Wan and C.L. Wey, "Efficient Algorithms for Binary Logarithmic Conversion and Addition," Proc. IEEE International Symposium on Circuits and Systems, Monterey, CA, pp.233-236 (Vol. V), May 1998.
    80. C.L. Wey and M.A. Khalil, "Redesignability Analysis of Digital VLSI Circuits with Incomplete Implementa?tion Information," Proc. IEEE International Symposium on Circuits and Systems, Monterey, CA, pp.147-150 (Vol. VI), May 1998.
    81. J.-S. Wang, W.-H. Huang, and C.L. Wey, "Built-In Testers for Analog/Mixed-Signal Circuits with CMOS Switched-Current Technique" Proc. of 4th IEEE International Mixed-Signal Workshop, Hague, Netherlands, May 1998.
    82. M.A. Khalil and C.L. Wey, "Redesign Strategies for Digital VLSI Circuits with Incomplete Implementation Information," IEEE Midwest Symposium on Circuits and Systems, Notre Dame, IN, pp.264-267, August 1998.
    83. J.-S. Wang and C.L. Wey, "A 10-b, 100MS/s, 2.8mW CMOS Switched-Current DAC for Low-Power/Low- Voltage Signal Processing Applications," Proc. IEEE Midwest Symposium on Circuits and Systems, Notre Dame, IN, pp.526-529, August 1998.
    84. W.-H. Huang, J.A. Resh, and C.L. Wey, ""On Synthesis of Manufacturable and Testable Analog Integrated Circuits," Proc. IEEE Midwest Symposium on Circuits and Systems, Notre Dame,IN, pp.340-343, August 1998
    85. J.-S. Wang, R. Huang, and C.L. Wey, "Synthesis of Optimal Current Copiers for Low-Power/Low-voltage Switched-Current Circuits," Proc. IEEE Midwest Symposium on Circuits and Systems, Notre Dame, IN, pp.220-223, August 1998.
    86. J.-S. Wang, W.-H. Huang, and C.L. Wey, "Fault Simulation of Built-In Tester for CMOS Switched-Current Circuits," Proc. IEEE Midwest Symp. on Circuits and Systems, Notre Dame, IN, pp. 212-215, August 1998..
    87. J.-S. Wang, and C.L. Wey, "Design of High-Performance CMOS Switched-Current D/A Converters for Low- Power/Low-Voltage Signal Processing Applications," Proc. IEEE International Conference on Electronics, Cir?cuits, and Systems, Lisboa, Portugal, pp.1.19-1.22, September 1998.
    88. C.L. Wey and W.-H. Huang, "Test Point Selection Process and Diagnosability Analysis for Analog Integrated Circuits," Proc. IEEE International Conference on Computer Design: VLSI in Computers & Processors (ICCD ’98), Austin, TX, pp.582-587, October 1998.
    89. C.L. Wey, D.M. Aslam, and B. Kim, "Development of Embedded Testers Using Nano-Probes for Mnaufactur?ability Enhancement of Microelectronic Circuits and Systems", presented in DAPRA Tri-Service MEMS Based INSs Workshop, Alabama, December 1998.
    90. J.-S. Wang and C.L. Wey, "A 11-b, 100MS/s, 4.4mW CMOS Switched-Current Digital-to-Analog Converter," Proc. IEEE Midwest Symposium on Circuits and Systems, Las Cruces, NM, pp.474-477, August 1999.
    91. J.-S. Wang and C.L. Wey, "Built-in Testers for Analog/Mixed-Siganl Circuits with CMOS Switched-current Data Converters Techniques," Proc. IEEE E/IT Conference, Chicago, June 2000.
    92. M.A. Khalil and C.L. Wey, "REDCI3: Redesignability Check for Digital VLSI Circuits with Incomplete Im?plementation Information," Proc. IEEE Midwest Symp. on Circuits and Systems, E. Lansing, MI, pp.168-171, August 2000.
    93. D.T. Rover, B. Cheng, C.L. Wey, and M. Mutka, "Incorporating Large-scale Projects into a Multi-Disci?plinary Approach to Embedded Systems," Proc. International Conference on Engineering Education, Taipei, Taiwan, pp.105-108, August 2000.
    94. J.-S. Wang and C.L. Wey, "A Low-Voltage Low-Power 13b Pipelined Switched-current Cyclic A/D Convert?er," Proc. the IEEE 2nd Dallas CAS Workshop on Low Power and Low Voltage Analog and Mixed Signal Cir?cuits & Systems, Dallas, Texas, March, 2001.
    95. M.A. Khalil and C.L. Wey, "High-Voltage Stress Test Paradigms of Analog CMOS ICs for Gate-Oxide Reli?ability Enhancement," Proc. IEEE VLSI Test Symposium, Marina del Rey, CA, 2001.
    96. M.A. Khalil and C.L. Wey, “Extreme-Voltage Stress Vector Generation of Analog CMOS ICs for Gate-Oxide Reliability Enhancement,” Proc. International Test Conference, Baltimore, MD, 2001.
    97. C.L. Wey, “Design for Stressability of Analog CMOS ICs for Gate-Oxide Reliability Enhancement.” IEEE International Mixed-Signal Workshop, June, 2003.
    98. C.L. Wey, “High-Speed IC/SOC Design at National Central University,” (Invited) Proc. of US/Taiwan Summit Conference on Nano Technology and System-on-Chip Si-Soft Project, Los Angeles, CA, 2003.
    99. C.L. Wey, M.A. Khalil, J. Liu, and G. Wierzba, “Hierarchical Extreme-Voltage Stress Test of Analog CMOS ICs for Gate-Oxide Reliability Enhancement,” Proc. Great Lake Symp. On VLSI, Boston, MA, pp. 322-327, 2004.
    100. S. Quan and C.L. Wey, “A Noise Optimization Technique for Codesign of CMOS Radio-Frequency Low Noise Amplifiers and Low-Quality Spiral Inductors,” Proc. Great Lake Symp. On VLSI, Boston, MA, pp. 178-182, April, 2004.
    101. J.-F. Li, C.-C. Hsu., Huang, C.-D., and C.L. Wey, “Soft IP Generation for Reconfigurable Fast Adders,” Proc. Of 15th VLSI/CAD,Taiwan, August, 2004
    102. C.L. Wey, and M.Y. Liu, “Stress Test Pattern Generation for Analog CMOS ICs,” Proc. of 15th VLSI/CAD, Taiwan, August, 2004.
    103. J.-F. Li, Tseng, T.-W., Huang, J.-H, Yu, J.-D., and C.L. Wey, “Design of Reconfigurable Hybrid Carry-Lookahead/Carry-Select Adders,” Proc. of 15th VLSI/CAD, Taiwan, August, 2004.
    104. Wey, C,L, and M.Y. Liu, “Burn-In Stress Test of Analog ICs,” Proc. of Asian Test Symp., Taiwan, pp.360-365, November, 2004.
    105. J.-F. Li, Y.-C. Kuo, C.-D. Huang, T-W. Tseng, and C.L. Wey, “Design of Reconfigurable Carry Select Adders,” IEEE Asia-Pacific Conference on Circuits and Systems, Tainan, Taiwan, pp.825-828, December 2004
    106. C.L. Wey and J.-F. Li, “Design of Reconfigurable Array Multipliers and Multiplier-Accumulators,” IEEE Asia-Pacific Conference on Circuits and Systems, Tainan, Taiwan, pp.37-40, December 2004.
    107. J.-F. Li, T.-W. Tseng, and C.L. Wey,”An Efficient Transparent Test Scheme for Embedded Memories”, Proc. Design, Automation and Test in Europe (DATE), Munich, Germany, pp.574-579, March 2005.
    108. S. Quan and C.L. Wey, “A Novel Reconfigurable Architecutre of Low-Power Multiplier for Digital Signal Processing,” Proc. of IEEE International Symp. on Circuits and Systems, Kobe, Japan, May 2005.
    109. C.L. Wey, M.-Y. Liu, and S. Quan, “Stress Test of CMOS SRAMs for Reliability Enhancement,” Proc. of IEEE International Mixed-Signal Test Workshop (IMSTW), Cannes, France, June 2005.
    110. C.L. Wey, M.-Y. Liu, and S. Quan, “Reliability Enhancement of CMOS SRAMs,” Proc. of IEEE International Workshop on Memory Technology, Design, and Testing (MTDT), Taipei, Taiwan, pp.146-151, August 2005.
    111. S. Quan and C.L. Wey, “Design of a CMOS Operational Amplifier Amenable to Extreme Voltage Stress,” Proc. of the 16th VLSI Design/CAD Symposium, Hua-Lian, Taiwan, August 2005.
    112. S.-F. Lin, M.-T. Shiue, and C.L. Wey, “An Efficient Interpolation Strcuture for Symbol Timing Recovery ,” Proc. of the 16th VLSI Design/CAD Symposium, Hua-Lian, Taiwan, August 2005.
    113. A. Wey, Y.-B. Sun, and C.L. Wey, “Infrared-Irradiated Fuel for Increased Fuel Conversion Efficiency,” AFS Society, International Topical Conferences & Exposition on Diesel and Gas Engine Emission Soultion, Ann Arbor, Michigan, September 2005.
    114. S. Quan and C.L. Wey, “Design of a CMOS Operational Amplifier Amenable to Extreme Voltage Stress,” Proc. of IEEE Symp. on Defect and Fault Tolerance in VLSI Systems, Monterey, CA, pp.563-572, October 2005.
    115. C.L. Wey, “Nanoelectronics: Silicon Technology Roadmap and Emerging Nanoelectronics Technology in Taiwan,” Proc. of the IEEE IECON’05, Raleigh, North Carolina, November, 2005.
    116. S. Quan, Q. Qiang, and C.L. Wey, “Design of a CMOS Operational Amplifier for Extreme-Voltage Stress Test,” Proc. of IEEE 14th Asian Test Symposium, Kolkata, India, pp.70-73, December 2005.
    117. M.-T. Shiue and C.L. Wey, “Efficient Implementation of Interpolation Technique for Symbol Timing Recovery in DVB-T Transceiver Design,” Proceedings of 6th IEEE International Conference on Electro/Information Technology (EIT), E. Lansing, Michigan, pp.427-431, May 2006.
    118. C.L. Wey, “Residue-to-Binary Converters for High-speed Digital Signal Processing,” Proceedings of 6th IEEE International Conference on Electro/Information Technology (EIT), E. Lansing, Michigan, pp.421-426,  May 2006.
    119. T.-H. Tsai, Y.-T. Wang, J.-H. Hung, and C.L. Wey, “Compressed Domain Content-Based Retrieval of MP3 Audio Example Using Quantization Tree Indexing and Melody-Line Tracking Method,” Proc. of IEEE International Symp. on Circuits and Systems, Greece, pp.5491-5494, May 2006.
    120. C.-S. Huang and C.L. Wey, “Reliability Enhancement of CMOS PLLs,” Proc. of the 17th VLSI Design/CAD Symposium, Hua-Lian, Taiwan, August 2006.
    121. C.L. Wey, “Efficient Rectlinear Steiner Tree Construction with Rectangular Obstacels,” Proc. of the WSEAS International Conference on Circuits, Systems, Electronics, Control & Signal Processing (CSECS ’06), Dallas,, Texas, November 2006.
    122. C.L. Wey and C.-S. Huang, “Design of Reliable CMOS Phase Locked Loops,” Proc. of the 13th IEEE International Conference on Electronics, Circuits and Systems, Nice, France, December 2006.
    123. C.L. Wey, S.-Y. Lin, T.-H. Tsai, and M.T. Shiue, “Efficient Implementation of Interpolation Technique for Symbol Timing Recovery,” Proc. of the WSEAS International Conference on Circuits, Systems, Signal and Telecommunication (CISST ’07), Gold Coast, Queensland, Austrial, January 2007.
    124. C.L. Wey, W.-C. Tang, and S-Y. Lin, “Efficient Memory-based FFT Architectures for Digital Video Broadcasting (DVB-T/H)” VLSI-DAT, Hsinchu, Taiwan, April,2007.
    125. C.L. Wey and S.-Y. Lin, “A Pipelined Divider with a Small Lookup Table,” Proc. of 7thWSEAS International Conference on Instrumentation, Measurement, Circuits and Systems (IMCS ’07), Hangzhou, China, April, 2007. 
    126. C.L. Wey, W.-C. Tang, and S-Y. Lin, “Efficient VLSI Implementation of Memory-Based FFT Processors for DVB-T Applications,” Proc. IEEE Computer Society Annual Symposium on VLSI (ISVLSI), Porto Alegre, Brazil, May 2007.
    127. C.L. Wey, S.-Y. Lin, and W.-C. Tang, “Efficient Memory-Based FFT Processors for OFDM Applications” Proc. of the 7th IEEE International Conference on Electro/Information Technology (EIT), Chicago, ILL, May 2007. (Outstanding Paper)
    128. C.L. Wey and S.-Y. Lin, “VLSI Implementation of Residue-to-Binary Converters for Digital Signal Processing” Proc. of the 7th IEEE International Conference on Electro/Information Technology (EIT), Chicago, ILL, May 2007.
    129. S.-Y. Lin, W.-C. Tang, M.-T. Shiue, and C.L. Wey, “High-speed, low-cost Parallel Memory-based FFT Processor for OFDM Applications,” Proc. of the 18th VLSI Design/CAD Symposium, Hua-Lian, Taiwan, August 2007.
    130. C.-K. Liau, S.-Y. Lin, T.-H. Tsai, and C.L. Wey, “A Partially Parallel Low-Density Parity Check Code Decoder with Reduced Memory for Long Code-length,” Proc. of the 18th VLSI Design/CAD Symposium, Hua-Lian, Taiwan, August 2007.
    131. Y.-X. Yang, J.-F. Li, H.-N. Liu, and C.L. Wey, “Design of Cost-Efficient Memory-Based FFT Processors Using Single-Port Memories,” Proc. Of IEEE International SOC Conference, Hsinchu, Taiwan, Septermber 2007.
    132. C.L. Wey, and S.-Y. Lin , “High-Speed, Low Cost Parallel Memory-Based FFT Processors for OFDM Applications,” Proc. IEEE International Conference on Electronics, Circuits, and Systems, Marrakech, Morocco, December 2007.
    133. C.-M. Huang, C.-M. Wu., C.-C. Yang, and C.L. Wey, “PrSoC: Programmable System-on-Chip (SoC) for Silicon Prototyping,” Proc. IEEE International Symp. on Circuits and Systems, Seatle, WA, May 2008.
    134. P.-W. Luo, J.-E. Chen, C.L. Wey, C.-H. Su, H.-C. Liang, Y.-F. Huang, and W.-C. Wu, “On the Dedelopment of Spatial Correlation Analysis for Yield Ehancement of Mixed-signal Integrated Circuits,” Proc. European Test Symp., Italy, May 2008.
    135. C.-M. Huang, C.-M. Wu, C.-C. Yang, K.-J. Lee, and C.L. Wey, ”Programmable System-on-Chip (SoC) for Silcion Prototyping,” Proc. International Symp. on Industrial Electronics, Cambridge, UK, June 2008.
    136. S.-Y. Lin and C.L. Wey, “A Low-Cost Continuous-Flow FFT Processor for UWB Applications,” Proc. of the 19th VLSI Design/CAD Symposium, Pingdong, Taiwan, August 2008.
    137. C.-W. Lin, C.-H. Su, and C.L. Wey, “A Cascaded Sigma-Delta Modulator with DAC Error Cancellation Scheme,” Proc. of the 19th VLSI Design/CAD Symposium, Pingdong, Taiwan, August 2008.
    138. C.L. Wey, S.-Y. Lin, H.-S. Wang, and C.-M. Huang, “A Low-Cost Continuous-Flow FFT Processor for Ultra-Wideband Applications,” Proc. of the International Conference on Advances in Electronics and Micro-electronics (ENICS 2008), Valencia, Spain, Septemner 2008.
    139. W.-C. Tsai, M.-D. Shieh, W.-C. Lin, and C.L. Wey, “Design of Square Generator with Small Look-Up Table," Proc. of IEEE Asia Pacific Conference on Circuits and Systems, Macao, China, Nov. 2008.
    140. C.L. Wey and S.-Y. Lin, “A Low-Cost Continuous Flow Parallel Memory-Based FFT Processor for Ultra-Wideband (UWB) Applications," Proc. of IEEE Asia Pacific Conference on Circuits and Systems, Macao, China, Nov. 2008.
    141. T.-H. Chien, C.-S., Lin, Y.-Z. Juang, C.-M. Huang, and C.L. Wey, “An Edge Missing Compensator for Fast Settling Wide Locking Range Phase-Locked Loops, “ IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, Feb. 2009.
    142. P.-W. Luo, J.-E. Chen, and C.L. Wey, “Yield Evaluation of Analog Placement with Arbitrary Capacitor Ratio,” Proc. International Symp. on Quality Electronic Design (ISQED 2009), San Jose, CA, March 2009.
    143. C.-M. Huang, C.-M. Wu, C.-C. Yang, S.-L. Chen, and C.L. Wey, “Implementation and Prototyping of a Complex Multi-Project System-on-a-Chip,” Proc. International Symp. on Circuits and Systems, Taipei, Taiwan, May 2009.
    144. J.-J. Wu, J.-J. and C.L. Wey, “A Partially Parallel Low-Density Parity Check Code Decoder,” Proc. Electronic Technology Symposium, Kaohsiung, Taiwan, June 2009.
    145. C.-C. Yang, C.-M.Huang, C.-M. Wu, W.-D. Chien, S.-L. Chen, C.-S. Chen, J.-J. Wang, and C.L. Wey, “A Fully Configurable and Modulized Platform for Multi-Project SoC Design,” Proc. Electronic Technology Symposium, Kaohsiung, Taiwan, June 2009.
    146. K.-L. Leu﹐Y.-Y. Chen, C.-L. Wey, and J.-E. Chen, “Robustness Investigation of the FlexRay System,” Proc. IEEE Symposium on Industrial Embedded Systems, Lausanne, Switzerland, July 2009.
    147. H.-W. Huang, C.L. Wey, and J.E. Chen, “Tango-RM: An Enhanced Switches Scheme of Resistor-string Successive Reference Generator,” Proc. VLSI Test Technology Workshop (VTTW), Nantou, Taiwan, July 2009.
    148. C.-M. Huang, Y.-T. Chang, J.-Y. Hsieh, C.-M. Wu, C.-Y. Lin, H.-T. Wu, W.-D. Chien, J.-J. Wang, and C.L. Wey, “MORFPGA: A Modularized FPGA Development Platform for IC Design Education and Contests,” Proc. International Conference on Engineering Education & Research (iCEER), pp.66-72, Seoul, Korea, August, 2009.
    149. T.-H. Chien, C.-S. Lin, C.L. Wey, Y.-Z. Juang, and C.-M. Huang, “High-Speed and Low-Power Programmable Frequency Divider,” Proc. International Symp. On Circuits and Systems, Paris, France, May 2010.
    150. C.-S. Lin, T.-H. Chien, and C.L. Wey, “An Effective Phase Detector for Phase-Locked Loops with Wide Cature Range and Fast Acquistion Time,” Proc. International Symp. On Circuits and Systems, Paris, France, May 2010.
    151. K.-L. Leu, Y.-Y. Chen, C.L. Wey, J.-E. Chen, and C.-H. Huang, “A Bayesian Network Reliability Modeling for FlexRay Systems,” Proc. International Conference on Information and Communication Technologies (ICICT 2010), Tokyo, Japan, May 2010.
    152. K.-L. Leu, Y.-Y. Chen, C.L. Wey, and J.-E. Chen, “A Verfication Flow for FlexRay Communication robustness Compliant with IEC 61508,” Proc. IEEE 2nd International Conference on Industria; Mechatronics and Automation (ICIMA 2010), Wuhan, China, May 2010.
    153. F.-C. Liu, Y.-J. Hsieh, Y.-J., C.-C. Wang, and C.L. Wey, “A Nonlinear Lithium Battery Model for Charging and Discharging,” Proc. of 2010 Electronic Technology Symposium, Kaohsiung, Taiwan, June 2010.
    154. K.-L. Leu, Y.-Y. Chen, C.L. Wey, and J.-E. Chen, “RobustnessAnalysis of the FlexRay System through Fault Tree Analysis,” Proc. IEEE International Conference on Vehicular Electronics and Safety (ICVES 2010), Shandong, China, July 2010. 
    155. T.-H. Chien, C.-S. Lin, and C.L. Wey, “A Forward Phase Detector for GSampls/s Phase-Locked Loops,” Proc. of the International Conference on Advances in Electronics and Micro-electronics (ENICS 2010), Venice, Italy, July 2010.
    156. K.-C. Yang, Y.-T., Chang, C.-M. Wu, C.-M. Huang, C.-T. Kuo, and C.L. Wey, “Case Study: An Universal Study Platform for ESW Education,” Proc. of the International Conference on Engineering Education & Research (iCEER), Gliwice, Poland, pp.1-8, July 2010.
    157. C.M. Huang, C.-M. Wu, Y.-T. Chang, C.-Y. Chen, Y.-S. Lin, C.-T. Kuo, T.-C. Liu, and C.L. Wey, “MorFPGA: A Modularized FPGA-Based Embedded System Development Platform,“ Proc. of VLSI/CAD Symposium, Kaohsiung, Taiwan, August 2010.
    158. Y.-T. Chang, C.M. Huang, C.-M. Wu, C.-Y. Chen, Y.-S. Lin, C.-T. Kuo, C.L. Wey, and T.-C. Liu, “MorFPGA: A Modularized FPGA-Based Embedded System Development Platform,“ Proc. of the 16th workshop on Synthesis and System Integration of Mixed Information Technology (SASIMI 2010), Taipei, Taiwan, Oct. 2010.
    159. C.-C. Yang, C.-Y. Lin, H.-M. Lin, Y.-C. Shih, H.-T. Wu, S.-L. Chen, T.-C. Wang, C.-M. Wu, C.M. Huang, and C.L. Wey, “Concord: A Configurable SoC Prototyping Platform,” Proc. of the 16th workshop on Synthesis and System Integration of Mixed Information Technology (SASIMI 2010), Taipei, Taiwan, pp. 31-36, Oct. 2010.
    160. C.M. Huang, C.-M. Wu, Y.-T. Chang, C.-Y. Chen, Y.-S. Lin, C.-T. Kuo, T.-C. Liu, and C.L. Wey, “A Modularized FPGA-Based Embedded System Development Platform,“ Proc. of the 36th Annual Conference of the IEEE Industrial Electronics Society (IECON-2010), Phoenix, Arizona, November 2010.\
    161. C.L. Wey, “A Modularized FPGA Development Platform,” Proc. of the 12th Cross-Strait Information Technology Conference (CSIT2010), Nanjing, China, pp. 161-164, November 2010.
    162. C.L. Wey, “Design for Stressability of Analog CMOS Circuits for Gate-Oxide Reliability Enhancement,” 60th IFIP WG Workshop, Taoyuan, Taiwan, July 2011. (Invited Paper)
    163. C.-C. Huang, J.-E. Chen, P.-W. Luo, and C.L. Wey, “A Fast Interconnection Capacitance Estimation in Capacitor Array Block,” . VLSI Test Technology Workshop (VTTW), Nantou, Taiwan, July 2011.
    164. C.L. Wey, K.-C Chang, C.-H. Hsu, F.-C. Liu, and S.-W. Chen, “Lithium Battery Models for Battery Charging and System Loading,” Proc. of IEEE International Midwest Symp. on Circuits and Systems, Seoul, Korea, August 2011.
    165. C.-Hsu, K.-C. Chang, C. Ouyang, K.-Y. Liao, and C.L. Wey, “On the Implementation of CAN Buses to Battery Management Systems” Proc. of IEEE International Midwest Symp. on Circuits and Systems, Seoul, Korea, August 2011.
    166. C.-C. Huang, J.-E. Chen, P.-W. Luo, and C.L. Wey, “Yield-aware Placement Optimization for Switched-capacitor Analog Integrated Circuits,” Proc. of 24th IEEE International SoC Conference (SOCC 2011), Taipei, Taiwan, September 2011.
    167. C.L. Wey, K.-C. Chang, C.-I. Chiu, C.-H. Hsu, and G.-N. Sung, “Design of Ultra-Wide-Load, High-Efficiency DC-DC Buck Converters,” Proc. of IEEE International Conference on Electronics, Circuits, and Systems (ICECS), Beirut, Lebanon, December 2011.
    168. P.-C. Jui and C.L. Wey, “Collaboration between Academia and Technology Research Institutes in Taiwan,” Proc. of European Workshop on Microelectronics Education (EWME), Grenoble, France, May 2012.
    169. P.-C. Jui, G.-N. Sung, and C.L. Wey, “Efficient Algorithm and Hardware Implementation of 3N for Arithmetic and for Radix-8 Encodings,” Proc. of IEEE Midwest Symp. on Circuits and Systems, Boise, Idaho, August 2012.
    170. S.-K. Chang and C.L. Wey, “A Fast 64-bit Hybrid Adder Design in 90nm CMOS Process,” Proc. of IEEE Midwest Symp. on Circuits and Systems, Boise, Idaho, August 2012.
    171. C.L. Wey, Z.-Y. Li, K.-C. Chang, G.-N. Sung, and D.K. Wey, “A Fast Hysteretic Bck Converter with Adaptive Ripple Controller,” Proc. of IEEE Midwest Symp. on Circuits and Systems, Boise, Idaho August 2012.
    172. P.-W. Luo, T. Wang, C.L. Wey, L.-C. Cheng, B.-L. Sheuu, and Y. Shi, “Reliable Power Delivery System Design for Three-Dimensional Integrated Circuits,” Proc. of IEEE Computer Scieity Annual Symp. on VLSI (ISVLSI), August 2012. (Invited Paper).
    173. C.L. Wey, J.-E. C.-C. Huang, and P.-W. Luo, “Yield-Driven Common-Centroid Capacitor Placemeents for Mixed-Signal/Analog Integrated Circuits,” Proc. of International Workshop on Design Automation on Analog/Mixed-signal Integrated Circuits, San Jose, CA, November 2012.
    174. C.-H. Hsu, T.-W. Chang, and C.L. Wey, “A Voltage-Mode Hysteretic Boost DC-DC Converter with Dual Control Modes,” Proc. of the IEEE Asia-Pacific Conference on Postgraduate Research in Microelectronics & Electronics (PrimeAsia), Hyserabad, India, December 2012. (GOLD Leaf Certificate Award) (Best Paper Award)
    175. K.-C Chang, and C.L. Wey, “A Fast Hysteretic Buck Converter with Start-up Overshoot Suppression Technique,” Proc. of the IEEE Asia-Pacific Conference on Postgraduate Research in Microelectronics & Electronics (PrimeAsia), Hyserabad, India, December 2012.
    176. C.L. Wey, C.H. Hsu, and T.-W. Chang, “A Voltage-Mode Boost DC-DC Converter with a Constant-Duty-Cycle Pulse Control ", Proc. of the 4th IEEE Latin American Symposium on Circuits and Systems (LASCAS), Cuzco, Peru, February 2013.
    177. C.L. Wey, Z.-Y. Li, K.-C. Chang, and D. Wey, “A Fast Hysteretic Buck Converter with Overshoot Suppression Technique,” Proc. of International Conference on Industrial Technology (ICIT), Cape Town, South Africa, February 2013.
    178. P.-C. Jui, C.L. Wey, and M.-T. Shiue, “Low-Cost Parallel FFT Proessors with Conflict-Free ROM-Based Twiddle Factor Generator for DVB-T2 Applications,” Proc. of IEEE Midwest Symp. on Circuits and Systems, Columbus, Ohio, USA, August 2013.
    179. C.L. Wey, C.-H. Hsu, and G.-N. Sung, “A Single-Inductor Programmable-Output (SIPO) DC-DC Converter for Low-Power Applications,” Proc. of Annual Conference of IEEE Industrial Electronics Society, (IECON), Vienna, Austria, November 2013.
    180. W.-C. Chen, K.-H. Chen, C.L. Wey, Y.-H. Lin, T.-Y. Tsai, C.-C. Huang, and C.-C. Lee, “Dynamic Bootstrap Capacitance Technique for High Efficiency Buck Converter in Universal Serial Bus (USB) Power Device (PD) Supplying System,” Proc. of IEEE Asian Solid-State Circuits Conference (ASSCC), Singapore, pp.165-168, November 2013.
    181. C.-J. Huang, Y.-P. Sui, K.-H. Chen, L.-R. Huang, F.-C. Chu, and C.L. Wey, Y, “Batteryless 275 mV Startup Single-Cell Photovoltaic Energy Harvesting System for Alleviating Shading Effect,” Proc. of IEEE Asian Solid-State Circuits Conference (ASSCC), Singapore, pp.265-268, November 2013.
    182. C.L. Wey and P.-C. Jui, “A Unitized Charging and Discharging Smart Battery Management System,” Proc. of International Conference on Connected Vehicles and Expo (ICCVE), Las Vegas, Nevada, USA, December 2013.
    183. C.L. Wey, C.-H. Hsu, K.-C. Chang, and P.-C. Jui, “Enhancement of Controller Area Network (CAN) Bus Arbitration Mechanism,” Proc. of International Conference on Connected Vehicles and Expo (ICCVE), Las Vegas, Nevada, USA, December 2013.
    184. W.-C. Chen, Y.-P. Su, Y.-H. Lee, C.L. Wey, and K.-H. Chen, “0.65V-Input-Voltage 0.6V-Output-Voltage 30ppm/oC Low-Dropout Regulator with Embedded Voltage Reference for Low-Power Biomedical Systems,” IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, pp.304-306, February 2014.
    185. C.-M. Huang, C.-M. Wu, C.-C. Yang, K.-C. Yang, and C.L. Wey, “MorCIC: Flexible Modulatized and Stackable Platforms for SoC and Multi-Sensors System Development,” 10th European Workshop on Microelectronics Education (EWME), Tallinn, Estonia, May 2014.
    186. W.-C. Chen, Y.-S. Huang, M.-W. Chien, Wing-Wei Chou, H.-C. Chen, Y.-P. Su, K.-H. Chen, C.L. Wey, Y.-H. Lin, T.-Y. Tsai, C.-C. Huang, and C.-C. Lee, “±3% Voltage Variation and 95% Efficiency 28nm Constant On-Time Controlled Step-down Switching Regulator Directly Supplying to Wi-Fi Systems,” Proc. of IEEE Symposium on VLSI Circuits, Honolulu, HI, USA, June 2014.
    187. T.-C. Huang, M.-J. Du, K.-L. Lin, S.S. Ng, K.-H. Chen, C.L. Wey, Y.-H. Lin, T.-Y. Tsai,C.-C. Huang, C.-C. Lee, J.-L. Chen, and H.-W. Chen, “A Direct AC-DC and DC-DC Cross-Source Energy Harvesting Circuit with Analog Iterating-based MPPT Technique with 72.5% Conversion Efficiency and 94.6% Tracking Efficiency,” Proc. of IEEE Symposium on VLSI Circuits, Honolulu, HI, USA, June 2014.
    188. T.-C. Huang, W.-C. Chen, T.-W. Tsai, R.-H. Peng, K.-L. Lin, Y.-H. Lee, K.-H. Chen, and C.L. Wey, "Single Inductor Quad Output Switching Converter with Priority-Scheduled Program for Fast Transient and Unlimited-Load R," Proc. 25th VLSI Design/CAD Symposium, Taiwan, August 2014.
    189. T.-C. Huang, S.-H. Chen, W.-C. Chen, S.-S. Ng, K.L. Ling, M.-J. Du, K.-H. Chen, and C.L. Wey, "A Class-D Amplifier Powered by Embedded Single-Inductor Bipolar-Output Power Module with Low Common Noise and Dynamic Voltage Boosting Technique," Proc. 25th VLSI Design/CAD Symposium, Taiwan, August 2014.
    190. T.-C. Huang, K.-L. Lin, S.-S. Ng, C.L. Wey, K.-H. Chen, S. Kang, and K. Cheng, “A Class-D Amplifier Powered by Embedded Single-Inductor Bipolar-Output Power Module with Low Common Noise and Dynamic Voltage Boosting Technique,” 44th IEEE European Solid-State Circuits Conference (ESSCIRC), Venice, Italy, September 2014.
    191. W.-C. Chen, T.-C. Huang, T.-W. Tsai, R.-H. Peng, K.-L. Lin, Y.-H. Lee, K.-H. Chen, C.L. Wey, Y.-H. Lin, T-Y. Tsai, C.-C. Huang, and C.-C. Lee, “Single Inductor Quad Output Switching Converter with Priority-Scheduled Program for Fast Transient and Unlimited-load Range in 40nm CMOS Technology,” 44th IEEE European Solid-State Circuits Conference (ESSCIRC), Venice, Italy, September 2014.
    192. H.-C. Chen, W.-C. Chen, Y.-W. Chou, M.-W. Chien, C.L. Wey, K.-H. Chen, Y.-H. Lin, T.-Y. Tsai, and C.-C. Lee, “Anti-ESL/ESR Variation Robust Constant-on-Time Control for DC-DC Buck Converter in 28nm CMOS Technology, ” Proc. of IEEE Custom Integrated Circuits Conference (CICC), San Jose, CA, pp.1-4, September 2014.
    193. S.-H. Yang, C.L. Wey K.-H. Chen, Y.-H. Lin, J.-J. Chen, T.-Y. Tsai, and C.-C. Lee, “A 20MS/s Buck/Boost Supply Modulstor for Envelope Tracking Applications with Direct Digital Interface,” Proc. of IEEE Asian Solid-State Circuits Conferenc (ASSCC), Kaohsiuhng, Taiwan, pp.73-76, November 2014
    194. Y.-P. Su, C.-H. Lin, T.-F. Yang, R.-Y. Huang, S.-H. Chen, K.-H. Chen, C.L. Wey, Y.-H. Lin, C.-C. Lee, T.-Y. Tsai, “90% Peak Efficiency and 95% Recycling Efficiency Single-Inductor-Multiple-Output DC-DC Buck Converter with Output Independent Gate Drive Control,” IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, February 2015.
    195. W.-C. Chen, W.-T. Lin, Y.-W. Chou, M.-W. Chien, C.L. Wey, and K.-H. Chen, “Constant-on-Tme Control Technique for DC-DC Buck Converter in System-on-Chip Applications,” in Proc. The Taiwan and Japan Conference on Circuits and Systems (TJCAS 2015), Tokushima, Japan, August 2015.
    196. H.-A. Yang, C.-C. Chiu, S.-C. Lai, J.-L. Chen, C.-W. Chang, C.-H. Meng, K.-H. Chen, and C.L. Wey, Y.-H. Lin, C.-C. Lee, J.-R. Lin, and T.-Y. Tsai, “120V/ns Output Slew Rate Enhancement Technique and High Voltage Clamping Circuit in High Integrated Gate Driver for Power GaN FETs,” IEEE European Solid-State Circuits Conference (ESSCIRC), Graz, September 2015.
    197. M.-W. Chien, W.-H. Yang, Y.-W. Chou, H.-C. Chen, W.-C. Chen, K.-H. Chen, C.L. Wey, S.-C. Lai, Y.-H. Lin, C.-C. Lee, J.-R. Lin, and T.-Y. Tsai, , “ Suppressing Output Overshoot Voltage Technique with 47.1mW/μs Power-Recycling Rate and 93% Peak Efficiency DC-DC Converter for Multi-core Processors, " IEEE European Solid-State Circuits Conference (ESSCIRC), Graz, September 2015.
    198. P.-C. Chien, Y.-H. Kao, H.-Y. Chen, J.-H. Huang, P.C.-P. Chao, and C.L. Wey, “A New Adaptive Front-end Circuit for Hig-Resolution Magnetic Scales,” Proc. IEEE Sensors Conference, Busan, South Korea, November 2015.
    199. J.-C. Su, W.-C. Chen, W.-T. Lin, Y.-W. Chou, M.-W., Chien, C.L. Wey, K.-H. Chen, Y.-H. Lin, T.-Y. Tsai, C.-C. Lee, J.-R. Lin, and T.-Y. Tsai, “Pesudo AC Current Synthesizer and DC Offset-corrected Technique in Constant-on-time-control Buck Converter for Wearable Electronics,” Proc. of IEEE Asian Solid-State Circuits Conference (ASSCC), Xiamen, China, pp.1-4, November 2015.
    200. L.-C. Chu, T.-F. Yang, R.-Y. Huang, Y.-P. Su, C.-H. Lin, C.L. Wey, K.-H. Chen, Y.-H. Lin, T.-Y. Tsai, C.-C. Lee, J.-R. Lin, and T.-Y. Tsai, “200A Low Quiescent Current Deep-Standby Mode in 28nm DC-DC Buck Converter for Active Implantable Medical Devices,” Proc. of IEEE Asian Solid-State Circuits Conference (ASSCC), Xiamen, China, pp.1-4, November 2015.
    201. P.-C. Chien, Y.-H. Kao, H.-Y. Chen, J.-H. Huang, P.C.-P. Chao, and C.L. Wey, “A New High Resolution Magnetic Sensor and Its Readout Circuit,” Proc. International Conference on Automation Technology, Taipei, Taiwan, November 2015.
    202. H.-A. Yang, W.-H. Yang, K.-H. Chen, C.L. Wey, Y.-H. Lin, C.-C. Lee, J.-R. Lin, T.-Y. Tsai, and S.C. Lai, “A 96%-Efficiency and 0.5%-Current-Cross-Regulation Signle-Inductor Multiple Floating-Output LED Driver with 24b Color Resolution,” IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, February 2016.
    203. W.-H. Yang, C.-H. Lin, K.-H. Chen, C.L. Wey, Y.-H. Lin, J.-R. Lin, T.-Y. Tsai, and J.-L. Chen, "95% Light-load Efficiency Single-Inductor Multiple-Output DC-DC Buck Converter with Synthesized Waveform Controller Frequency Mechanism for USB Type-C, " Proc. of IEEE Symposium on VLSI Circuits, Honolulu, HI, June 2016.
    204. H.-C. Chen, Y.-H. Kao, P.C.-P. Chao, C.L. Wey, "A New Autoatic Readout Circuit for a Gas Sensor with Organic Vertical Nana-Junctions," Proc. of ASME Information Storage and Procesing System (ISPS 2016), San Jose, CA, June 2016.
    205. Y.-H. Lin, C.-C. Lee, S.-R. Lin, and T.-Y. Tsai, “ A Digital Low-Dropout-Regulator with Steady-State Load Current (SLC) Estimator and Dynamic Gain Scaling (DGS) Control,” Proc. of Asia Pacific Confernece on Circuits and Systems, Jeji, Korea, October 2016.
    206. Y.-H. Kao, P.C.-P. Chao, T.-Y. Tu, K.-Y. Chiang, and C.L. Wey, “A New Cuffless Pptical Sensor for Blood Pressure Measuring with Self-Adaptive Signal Processing,,” Proc. IEEE Sensors Conference, Orlando, FL, USA, October 2016.
    207. S.-W. Chiu, C.-C. Kuo, K.-C. Chuang, W.-H. Yang, K.-H. Chen, C.L. Wey, Y.-H,. Lin, S.-R. Lin, T.-Y. Tsai, and J.-L. Chen, "93% Efficiency and 0.99 Power Factor in Pseudo-Linear LED Driver," Proc. of IEEE Asian Solid-State (ASSCC), Toyama, Japan, November 2016.
    208. C.-F. Tang, K.-H. Chen, C.L. Wey, Y.-H,. Lin, S.-R. Lin, and T.-Y. Tsai, "Ultra-Low Voltage Ripple in DC-DC Bosst Converter by the Pumping Capacitor and Wire Inductance Technique," Proc. of IEEE Asian Solid-State (ASSCC), Toyama, Japan, November 2016.
    209. S.-H. Yang, K.-H. Chen, C.L. Wey, Y.-H,. Lin, S.-R. Lin, and T.-Y. Tsai, "Lossless Inductor Current Control in Envelope Tracking Supply Modulator with Self-Allocation of Energy for Optimization of Efficiency and EVM," Proc. of IEEE Asian Solid-State (ASSCC), Toyama, Japan, November 2016.
    210. Y.-H. Lin, S.-R. Lin, and T.-Y. Tsai, “Digital Low-Dropout Regulator with Anti PVT-Variation Technique for Dynamic Voltage Scaling and Adaptive Voltage Scaling Multicore,” IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, February 2017.
    211. L.-C. Chu, W.-H. Yang, X.-Q. Zhang, K.-H. Chen, C.L. Wey, Y.-H. Lin, S.-R. Lin, and T.-Y. Tsai, “A Tree-level Single-inductor Triple-output Converter with an Adjustable Flying Capacitor Technique for Low Output Ripple and Fast Transient Response,” IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, February 2017.
    212. S.-H. Yang, K.-H. Chen, C.L. Wey, Y.-H. Lin, S.-R. Lin, and T.-Y. Tsai, “A Single Inductor Dual Output Converter with Linar Amplifier Driven Cross Regulation for Prioritized Energy Distribution Control of Envelope Tracking Supply Modulator,” IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, February 2017.
    213. Y.-H. Kao, P. C.-P. Chao, and C.L. Wey, “A PPG Sensor for Continuous Cuffless Blood Pressure Monitoring with Self-Adaptive Signl Processing,” Proc. of IEEE International Conference on Applied System and Innovation, Sapporo, Japan, May 2017.
    214. Y.-H. Kao, P. C.-P. Chao, and C.L. Wey, “A Continuous Opto-electronic Sensor for Blood Pressure Monitoring with Real-time System,” ASME Information Storage and Processing System (ISPS 2017), San Francisco, CA, August 2017.
    215. Y.-T. Lin, W.-H. Yang, Y.-S. Ma, Y.-J. Lai, H.-W. Chen, K.-H. Chen, C.L. Wey, Y.-H.Lin, J.-R.Lin, and T.-Y. Tsai, "Unsymmetrical Parallel Switched-Capacitor (Up SC) Regulator with Fast Switching Ratio Technique," Proc. 43rd IEEE European Solid-State Circuits Conference (ESSCIRC), Leuven, Belgium, September 2017.
    216. Y.-S. Ma, W.-H. Yang, Y.-T. Lin, H. Chen, L.-C. Lin, K.-H. Chen, C.L. Wey, Y.-H. Lin, J.-R. Lin, and T.-Y. Tsai, “ A Low Quiescent Current and Cross Regulation Single-Inductor Dual-Output Converter with Stacking MOSFET Driving Technique," Proc. 43rd IEEE European Solid-State Circuits Conference (ESSCIRC), Leuven, Belgium, September 2017.
    217. Y.-H. Kao, P. C.-P. Chao, Y. Hung, and C.L. Wey, “A New Reflective PPG Led-PD Module for Cuffless Blood Pressure Measurement at Wrist Artery,” Proc. IEEE Sensors Conference, Glasgow, Scotland, UK, October 2017.
    計畫類別 年度 計畫名稱 參與人 職稱/擔任之工作 計畫期間 補助/委託或合作機構
    研究計畫 2015 擁有阻抗匹配之多相位無線充電系統及控制電路設計 魏慶隆 主持人 2015.08 ~ 2016.07 國科會
    研究計畫 2015 研究計畫 魏慶隆 單元化充放電之電池電源管理系統及其可程式化電池管理模組 2015.05 ~ 2016.07 國科會-NPIE
    研究計畫 2014 擁有阻抗匹配之多相位無線充電系統及控制電路設計 魏慶隆 主持人 2014.08 ~ 2015.07 國科會
    研究計畫 2014 單元化充放電之電池電源管理系統及其可程式化電池管理模組 魏慶隆 主持人 2014.05 ~ 2015.04 國科會-NPIE
    研究計畫 2013 擁有阻抗匹配之多相位無線充電系統及控制電路設計 魏慶隆 主持人 2013.08 ~ 2014.07 國科會
    研究計畫 2012 電能管理系統平台可靠度設計關鍵技術開發與研製 魏慶隆 共同主持人 2012.12 ~ 2014.11 國科會-NPIE
    研究計畫 2011 植基於直流電力線控制網路之智慧型電池管理晶片/系統之研製(總計劃) 魏慶隆 總計畫主持人 2011.05 ~ 2014.07 國科會(國家型科技計畫)
    研究計畫 2011 智慧型電源管理系統模擬平台及控制網路系統之建構 魏慶隆 主持人 2011.05 ~ 2014.07 國科會(國家型科技計畫)
    研究計畫 2011 智慧型電池管理系統之研製 魏慶隆 主持人 2011.01 ~ 2012.12 金屬工業研究中心(國家型科技計畫)
    研究計畫 2010 晶片設計實作計劃 魏慶隆 總計劃主持人 2010.01 ~ 2010.12 國科會
    研究計畫 2009 高安全控制網路通訊平台技術開發計劃 魏慶隆 總計劃主持人 2009.06 ~ 2010.05 經濟部技術處學研案
    研究計畫 2009 智慧型動態平衡電池組充電技術與系統研製計畫 魏慶隆 主持人 2009.06 ~ 2010.05 經濟部技術處學研案
    研究計畫 2009 晶片設計實作計劃 魏慶隆 總計劃主持人 2009.01 ~ 2009.12 國科會
    研究計畫 2008 晶片設計實作計劃 魏慶隆 總計畫主持人 2008.01 ~ 2008.12 國科會
    研究計畫 2007 前瞻控制網路技術研究與開發線傳行控系統 魏慶隆 主持人 2007.10 ~ 2008.09 中科院
    研究計畫 2007 植基於DVB-T/H 之前瞻性車用無線視訊會議傳收機系統晶片之快速演算法與可測試硬體實現 魏慶隆 主持人 2007.08 ~ 2010.07 國科會(國家型科技計畫)
    研究計畫 2007 植基於DVB-T/H規格之前瞻性車用無線視訊會議系統傳收機系統晶片之研製(總計劃) 魏慶隆 總計劃主持人 2007.08 ~ 2010.07 國科會(國家型科技計畫)
    研究計畫 2007 晶片設計實作計劃 魏慶隆 總計畫主持人 2007.01 ~ 2007.12 國科會
    研究計畫 2006 16th Symposium on VLSI/CAD 魏慶隆 2012.08 ~ 2012.12 國科會
    研究計畫 2006 16th Symposium on VLSI/CAD 魏慶隆 2006.08 ~ 2006.12 教育部
    研究計畫 2006 線傳行控系統前瞻技術研發計畫 魏慶隆 主持人 2006.07 ~ 2006.12 中科院
    產學合作計畫 2006 數位視訊廣播接收器設計 魏慶隆 總計劃主持人 2006.02 ~ 2007.07 義隆電子
    研究計畫 2006 數位電視廣播接收器之設計與業界延伸合作 魏慶隆 2006.01 ~ 2006.12 教育部
    研究計畫 2005 在無線行動及數位可操弄科技的學習情境中建立學習同伴 魏慶隆 共同主持人 2005.05 ~ 2008.12 國科會
    研究計畫 2004 數位電視廣播接收器之測試與內建量測技術 魏慶隆 主持人 2004.08 ~ 2007.07 國科會(國家型科技計畫)
    研究計畫 2004 以系統晶片技術實現數位視訊廣播接收器並建立其設計平台(總計劃) 魏慶隆 總計劃主持人 2004.08 ~ 2007.07 國科會(國家型科技計畫)
    研究計畫 2003 混合訊號/類比CMOS積體電路可靠性的增強 魏慶隆 主持人 2003.10 ~ 2006.07 國科會
    發表日期 專利名稱
    2016/10/07

    (Taiwan Patents)

    1. 羅珮文、陳竹一、魏慶隆、鄭良加、陳繼展、 吳文慶、 “良率評估裝置及其方法、” 發明專利、台灣第 I 369621號。(專利權期間:4/16/2010-10/02/2028)
    2. 簡廷旭、林棋勝、魏慶隆、黃俊銘、莊英宗、 “訊號邊緣遺失偵測器結構、” 發明專利、台灣第 I 347752號。(專利權期間:8/2/2011-4/29/2029)
    3. 魏慶隆、黃俊銘、吳建明、楊智喬、錢偉德、“具客製化介面之系統晶片載體結構、” 發明專利、台灣、第 I 355055 號。(專利權期間:12/21/2011-10/8/2028)
    4. 林棋勝、簡廷旭、魏慶隆、黃俊銘、莊英宗、 “具有全除數範圍之除頻器結構、” 發明專利、台灣第 I 385923號。(專利權期間:2/11/2013-6/9/2029)
    5. 黃俊銘、魏慶隆、吳建明、楊智喬、陳世綸、陳麒旭、林棋勝、“多層系統晶片模組結構、”發明專利、台灣第 I 385779號。(專利權期間:2/11/2013-10/27/2029)
    6. 魏慶隆、黃俊銘、陳世綸、林棋勝、簡廷旭、王建鎮、“單元化充放電之電源管理系統及其可程式化電池管理模組、” 發明專利、台灣、 第 I 398068號。(專利權期間:6 /1/2013-1/21/2030)
    7. 魏慶隆、邱進峰、莊英宗、蔡瀚輝、林建甫、 “氫離子感測場效電晶體及其製造方法、” 發明專利、台灣、 第 I 422818號。(專利權期間:1/11/2014-1/10/2030)
    8. 黃俊銘、魏慶隆、吳建明、楊智喬、陳世綸、陳麒旭、林棋勝、“多基板晶片模組之三維系統晶片結構、”發明專利、台灣、 第 I 501380號。(專利權期間:9/21/2015-1/28/2030)
    9. 魏慶隆, "單充多放之智慧型電池管理系統,“ 發明專利、台灣、 第 I 509936號。(專利權期間:11/21/2015-8/13/2033)
    10. 魏慶隆黃俊銘、“智能型變壓系統、”發明專利、台灣、 第 I 521322號。(專利權期間:2/11/2016-4/17/2034)
    11. 魏慶隆, "具高安全性之單充多放智慧型電池管理系統,“ 發明專利、台灣、 第 I 5一5144號。(專利權期間:5/21/2016-7/23/2034)

     (US Patents)

    1. Chin-Long Wey, Chun-Ming Huang, Chien-Ming Wu, Chih-Chyau Yang, and Wei-De Chien, “Carrier Structure of SoC with Custom Interface,”  US Patent, 7,755,177 (7/13/2010-11/14/2028). 
    2. Ting-Hsu Chien, Chi-Sheng Lin, Chin-Long Wey, Chun-Ming Huang, and Ying-Zong Jung, “Edge-missing Detector Structure,” US Patent  7,859,313 (12/28/2010-6/23/2029).
    3. Pei-Wen Luo, Jwu-E Cheng, Chin-Long Wey, Liang-Chia Cheng, Ji-Jan Chen, and Wen-Chin Wu, “Yield Evaluating Apparatus and Method  Thereof,” US Patent, 8,051,394, (11/1/2011-11/3/2028) 

    4. Chun-Ming Huang, Chien-Ming Wu, Chih-Chyau Yang, Shih-Lun Chen, Chin-Long Wey, Chi-Shi Chen, and Chi-Sheng Lin, “Multi Layer  System Chip Module Architectures,” US Patent 8,199,510 (6/12/2012-1/12/2030) 

    5. Chun-Ming Huang, Chin-Long Wey, Chien-Ming Wu, Chih-Chyau Yang, Shih-Lun Chen, Chi-Shi Chen, and Chi-Sheng Lin, “Three-  Dimensional SoC Structure Stacking By Multiple Chip Modules,” US Patent 8,274,794, (9/25/2012-3/31/2030) 
    6. C

      hin-Long Wey, Chin-Fong Chiu, Ying-Zong Juang, Hann-Huie Tsai, and Chen-Fu Ling, “Hydrogen Ion Sensitive Field Effect Transistor and Manufacturing Method Therefore,” US Patent 8,466,521 (6/18/2013-3/16/2030) 
    7. Chin-Long Wey, “Safety-Critical Smart battery management system with the capability of charging single battery cells and discharging battery packs,” US Patent. 9,455,581
    國家 學校名稱 系所 學位 期間
    美國 德州理工大學 電機工程系 博士 1981.01 ~ 1983.06
    美國 德州理工大學 電腦科學/數學系 碩士 1979.09 ~ 1980.12
    中華民國 國立中央大學 數學系 學士 1969.09 ~ 1973.06

    陳竹一、魏慶隆,“機器人,你在發呆嗎?從PING談機器人的情感表達,” 科學月刊,No.441,pp.688-689,9月號,2006。

    2012.09 ~ 迄今

    黃俊銘 ; 吳建明 ; 楊智喬 ; 陳世綸 ; 錢偉德 ; 李宜峰 ; 林慧敏 ; 王建鎮 ; 魏慶隆, "多計畫系統單晶片之設計方法介紹,“電子月刊,448,頁103-115, 2010年5月。

    2012.09 ~ 迄今
    服務機關名稱 單位 職務 期間
    國立交通大學 電機工程學系 榮譽退休講座教授 2017.02 ~ 2018.01
    國立交通大學 電機工程學系 特聘教授 2012.08 ~ 2017.01
    國家實驗研究院國家晶片系統設計中心 主任室 主任 2007.06 ~ 2010.06
    國立中央大學 電機工程學系 台積電特聘講座教授 2003.08 ~ 2012.08
    國立中央大學 資訊電機學院 院長 2003.08 ~ 2006.07
    國立雲林科技大學 電子工程系 國科會客座講座教授 2003.05 ~ 2003.08
    智微科技股份有限公司 總經理室 創任總經理 2001.06 ~ 2002.09
    國立中央大學 電機工程系 國科會客座教授 1999.12 ~ 2000.08
    德國 Robert Bosch公司(Reultingen) 汽車電子系統設計部 客座研究員 1999.05 ~ 1999.11
    美國密西根州立大學 電機及電腦工程系 教授 1996.07 ~ 2003.08
    美國密西根州立大學 電腦工程 首屆主任 1995.09 ~ 1997.09
    國立交通大學 電子工程系 國科會客座副教授 1990.03 ~ 1990.09
    美國密西根州立大學 電機及電腦工程系 副教授 1988.07 ~ 1996.06
    美國密西根州立大學 電機及電腦工程系 助理教授 1983.09 ~ 1988.06
    類別 年度 獎項名稱 頒獎單位
    校外榮譽事項 2017 美國國家發明家學院 院士 (NAI Fellow) 美國國家發明家學院 (NAI)
    校內榮譽事項 2017 講座教授 國立交通大學
    校外榮譽事項 2017 IEEE Life Fellow IEEE
    校外榮譽事項 2017 國際電機電子工程學會會士選任委員(電腦科學領域﹐CSS) 國際電機電子工程學會
    校外榮譽事項 2016 國際電機電子工程學會會士選任委員(電腦科學領域﹐CSS) 國際電機電子工程學會
    校外榮譽事項 2016 特別設計獎 國家晶片系統設計中心(CIC)
    校外榮譽事項 2016 智慧電子國家型科技計畫105年度科技部前瞻學術研究計畫特優獎 科技部
    校內榮譽事項 2015 特聘教授 國立交通大學
    校外榮譽事項 2014 發明獎銀牌, “多層系統晶片模組結構,” 2014年度國家發明創作獎
    校外榮譽事項 2014 國際電機電子工程學會會士選任委員(電腦科學領域﹐CSS) 國際電機電子工程學會
    校外榮譽事項 2014 發明專利“氫離子感測場效電晶體及其製造方法”銀牌獎 2014年台北國際發明暨技術交易展
    校外榮譽事項 2013 國際電機電子工程學會會士選任委員(電腦科學領域﹐CSS) 國際電機電子工程學會
    校外榮譽事項 2012 最佳論文獎 IEEE Asia-Pacific Conference on Postgraduate Research in Microelectronics & Electronics (PrimeAsia)
    校內榮譽事項 2012 特聘教授 國立交通大學
    校外榮譽事項 2011 國際電機電子工程學會會士選任委員(電路與系統領域﹐CASS) 國際電機電子工程學會
    校外榮譽事項 2011 國際電機電子工程學會會士選任委員(電腦科學領域﹐CSS) 國際電機電子工程學會
    校外榮譽事項 2011 國際電機電子工程學會會士(IEEE Fellow) 國際電機電子工程學會(IEEE)
    校外榮譽事項 2011 發明專利“具有同時充放電功能之可程式化電池管理模組結構”銀牌獎 2011年台北國際發明暨技術交易展
    校外榮譽事項 2010 傑出科技貢獻獎﹐技術發展類優等 國家實驗研究院
    校外榮譽事項 2009 傑出科技貢獻獎﹐學術研究類第一名 國家實驗研究院
    校外榮譽事項 2007 特聘研究員 國家實驗研究院
    校外榮譽事項 2007 Outstanding Paper Award IEEE International Conference on Electro/Information Technology (EIT)
    校外榮譽事項 2004 國立中央大學台積電特聘講座教授 台積電
    校外榮譽事項 2003 國科會客座講座教授 國立雲林科技大學電子工程系